Publications
Eby G. Friedman
Authored Books
 G. Krylov, T. Jabbari, and E. G. Friedman, Single Flux Quantum
Integrated Circuit Design, Second Edition, Springer, 2024,
ISBN # 9783031474743.
 R. Bairamkulov and E. G. Friedman,
Graphs in VLSI,
Springer, 2023, ISBN # 9783031110467.
 G. Krylov and E. G. Friedman,
Single Flux Quantum Integrated Circuit Design, Springer, 2022,
ISBN # 9783030768843.
 V. F. Pavlidis, I. Savidis, and E. G. Friedman,
ThreeDimensional
Integrated Circuit Design, 2nd Edition, Morgan Kaufmann, 2017,
ISBN # 9780124105010.
 I. P. Vaisband, R. Jakushokas, M. Popovich, A. V. Mezhiba, S. Köse,
and E. G. Friedman,
OnChip Power Delivery and Management, 4th Edition, Springer, 2016,
ISBN13: 9783319293936, ISBN10: 3319293931.
 E. Salman and E. G. Friedman,
High Performance Integrated Circuit Design, McGrawHill Publishers,
2012, ISBN10: 0071635769, ISBN13: 9780071635769.
Chinese translation by Publishing House of Electronics Industry, 2015,
Chinese ISBN #
9787121250903.
 J. Rosenfeld and E. G. Friedman,
OnChip Resonance in Nanoscale Integrated Circuits: Design and Analysis
Methodologies for Advanced Data, Clock, and Power Generation Networks,
Lambert Academic Publishing, 2012, ISBN 9783659259463.
 R. Jakushokas, M. Popovich, A. V. Mezhiba, S. Kose, and E. G. Friedman,
Power Distribution Networks with OnChip Decoupling Capacitors, Second
Edition, Springer, 2011, ISBN # 9781441978707. Chinese
translation by China Machine Press, 2014,
Chinese
ISBN # 9787111449294.
 D. Velenis and E. G. Friedman,
Delay Uncertainty in High Performance Clock Distribution Networks Issues and
Solutions, Lambert Academic Publishing, 2009, ISBN 9783838327150.
 M. ElMoursy and E. Friedman,
OnChip Inductive Interconnect Design Methodologies, VDM Verlag Dr.
Muller Aktiengesellschaft & Company, 2009, ISBN 9783639157246.
 I. S. Kourtev, B. Taskin, and E. G. Friedman,
Timing Optimization Through Clock Skew Scheduling, Second Edition,
Springer Science+Business Media, 2009, ISBN # 9780387710556.
 V. F. Pavlidis and E. G. Friedman,
ThreeDimensional Integrated Circuit Design, Morgan Kaufmann,
2009, ISBN # 9780123743435. Chinese translation by China Machine Press,
2013,
Chinese ISBN # 9787111433514.
 M. Popovich, A. V. Mezhiba, and E. G. Friedman,
Power Distribution Networks with OnChip Decoupling Capacitors,
Springer Verlag, 2008, ISBN # 9780387716008.
 V. Kursun and E. G. Friedman,
MultiVoltage CMOS Circuit Design, West Sussex, England:John
Wiley & Sons Press, 2006, ISBN # 0470010231. Chinese translation
by China Machine Press, 2008,
Chinese ISBN # 9787111238645.
 A. V. Mezhiba and E. G. Friedman, Power Distribution
Networks in High Speed Integrated Circuits, Norwell,
Massachusetts:Kluwer Academic Publishers, 2004, ISBN # 1402075340.
See
Book Review by M. Stojcev.
 Y. I. Ismail and E. G. Friedman, OnChip
Inductance in High Speed
Integrated Circuits, Norwell,
Massachusetts:Kluwer Academic Publishers, 2001, ISBN # 079237293X.
 I. S. Kourtev and E. G. Friedman, Timing Optimization
Through Clock Skew Scheduling, Norwell,
Massachusetts:Kluwer Academic Publishers, 2000, ISBN # 0792377966.
Edited Books
 M. A. Bayoumi and E. G. Friedman (Eds.), Proceedings of the
IEEE Workshop on Signal Processing Systems Design and Implementation,
IEEE Press, 2000, ISBN # 0780364880.
 J. J. Becerra and E. G. Friedman (Eds.), Analog Design Issues in
Digital VLSI Circuits and Systems, Norwell,
Massachusetts:Kluwer Academic Publishers, 1997, ISBN #
0792399501.
 E. G. Friedman (Ed.), High Performance Clock
Distribution Networks, Norwell, Massachusetts:Kluwer
Academic Publishers, 1997, ISBN # 0792399676.
 E. G. Friedman (Ed.),
Clock Distribution Networks in VLSI Circuits and
Systems, Piscataway, New Jersey:IEEE Press, 1995, ISBN #
0780310586.
Book Chapters
 T. Jabbari, Y. Mustafa. E. G. Friedman, and S. Kose,
"Hardware Security of SFQ Circuits," Design Automation of
Quantum Computers, R. O. Topaloglu (Ed.), Springer, pp. 135  165, 2023, ISBN # 9783031156984.
 B. Vaisband and E. G. Friedman, "TSVtoSubstrate Noise Coupling in
3D Systems," Noise Coupling in SystemonChip, T. Noulis (Ed.),
CRC Press, Chapter 3, pp. 45  61, 2018, ISBN # 9781498796774.
 B. Vaisband and E. G. Friedman, "3D IC Floorplanning Based on Thermal
Interactions," Noise Coupling in SystemonChip, T. Noulis (Ed.),
CRC Press, Chapter 11, pp. 325  341, 2018, ISBN # 9781498796774.
 I. Vaisband and E. G. Friedman, "Secure Power Management and Delivery
Within Intelligent Power Networks OnChip," Green Photonics and
Electronics, G. Eisenstein and D. Bimberg (Eds.), Springer, pp. 173 
201, 2017, ISBN # 9783319670010.
 V. F. Pavlidis and E. G. Friedman, "
Physical Analysis of NoC Topologies for 3D Integrated Systems,"
3D Integration for NoCbased SoC Architectures, A. Sheibanyrad,
F. Petrot, and A. Jantsch, (Eds.), Springer, pp. 89  114, 2011,
ISBN # 9781441976178.
 V. F. Pavlidis and E. G. Friedman, "
Physical Design Issues in 3D Integrated Technologies," VLSISoC:
Design Methodologies for SoC and SiP, C. Piguet, R. Reis, and D.
Soudris, (Eds.) Springer, pp. 1  21, 2010, ISBN # 9783642122668.
 I. Savidis and E. G. Friedman, "
Physical Design Trends for Interconnects," OnChip
Communication Architectures System on Chip Interconnect, S.
Pasricha and N. Dutt (Eds.), Morgan Kaufmann Publishers, Elsevier, Chapter
11, pp. 403  437, 2008, ISBN # 9780123738929.
 N. Nelson, G. Briggs, M. Haurylau, G. Chen, H. Chen, E. G.
Friedman, P. M. Fauchet, and D. H. Albonesi, "Alleviating Thermal
Constraints while Maintaining Performance via SiliconBased OnChip
Optical Interconnects," Unique Chips and Systems, E. John and
J. Rubio (Eds.), CRC Press, Taylor & Francis Group, LLC, Chapter 14,
pp. 339  355, 2008, ISBN # 9781420051742.
 I. S. Kourtev, B. Taskin, and E. G. Friedman, "System Timing,"
The VLSI Handbook, Second Edition, W.K. Chen (Ed.), Boca Raton,
Florida:CRC Press, Taylor & Francis Group, LLC, Chapter 50, pp.
503  5043, 2007, ISBN # 084934199X.
 I. S. Kourtev and E. G. Friedman, "Clock Skew Scheduling for Improved
Reliability," The Electrical Engineering Handbook, W.K. Chen
(Ed.), Elsevier Academic Press, Chapter III.4, pp. 231262,
2005, ISBN # 0121709604.
 M. A. ElMoursy and E. G. Friedman, "Design Methodologies for
OnChip Inductive Interconnect," InterconnectCentric Design for
Advanced SoC and NoC, J. Nurmi, H. Tenhunen, J. Isoaho, and A.
Jantsch (Eds.), Norwell, Massachusetts:Kluwer Academic Publishers,
Chapter 4, pp. 85124, 2004, ISBN # 1402078358.
 M. A. ElMoursy and E. G. Friedman, "Optimizing Inductive
Interconnect for Low Power," SystemonChip
for RealTime Applications, W. Badawy and G. A. Jullien (Eds.),
Norwell, Massachusetts:Kluwer Academic Publishers, Section 9.2,
pp. 380391, 2003, ISBN # 1402072546.
 A. V. Mezhiba and E. G. Friedman, "
Tradeoffs in CMOS VLSI Circuits," Tradeoffs in
Analog Circuit Design The Designer's
Companion, C. Toumazou, G. Moschytz, and B. Gilbert (Eds.),
Dordrecht, The Netherlands:Kluwer Academic Publishers, Chapter 3, pp.
75114, 2002.
 I. S. Kourtev and E. G. Friedman, "System Timing," The VLSI
Handbook,
W. K. Chen (Ed.), Boca Raton, Florida:IEEE Press/CRC Press LLC,
Chapter 47, pp. 471  4732, 1999 and Memory, Microprocessors,
and ASIC, Boca Raton, Florida:CRC Press, Chapter 1, pp. 11 
131, 2003.
 E. G. Friedman,
"Introduction Clock Distribution Networks in VLSI Circuits and Systems,"
Clock Distribution Networks in VLSI Circuits and Systems, E. G.
Friedman (Ed.), New Jersey:IEEE Press, pp. 136, 1995. Also published in
HighPerformance System Design, V. G. Oklobdzija (Ed.), New
Jersey:IEEE Press, pp. 270305, 1999.
 E. G. Friedman
and J. H. Mulligan, Jr., "Pipelining and Clocking of High Performance
Synchronous Digital Systems," VLSI Signal Processing Technology, M.
A. Bayoumi and E. E. Swartzlander, Jr., (Eds.), Norwell, Massachusetts:
Kluwer Academic Publishers, Chapter 4, pp. 97133, 1994.
Refereed Journal Papers
 A. Ayes and E. G. Friedman, "QuasiAdiabatic Clock Networks in 3D
Voltage Stacked Systems," IEEE Transactions on Very Large Scale
Integration (VLSI) Systems, (in press)

N. Zhuldassov, K. Xu, and E. G. Friedman, "Variable Frequency BuckBoost
Converter for High Efficiency Voltage Stacked Systems," Analog Integrated
Circuits and Signal Processing, (in press)
 A. Mitrovic and E. G. Friedman,
"Thermal Exploration of RSFQ Integrated Circuits,"
IEEE Transactions on Very Large Scale Integration
(VLSI) Systems, Volume 32, Number 4, pp. 728  738, April 2024.
 A. J. Edwards, G. Krylov, J. S. Friedman, and E. G. Friedman,
"Harnessing Stochasticity for Superconductive MultiLayer SpikeRateCoded
Neuromorphic Networks," Neuromorphic Computing and Engineering,
Volume 4, Article 014005, 2024.
 G. Zhao, Z. Zeng, X. Wang, A. Qoutb, P. Coquet, E. G. Friedman,
B. K. Tay, and M. Huang, "Efficient Ternary Logic Circuits Optimized by
Ternary Arithmetic Algorithms" IEEE Transactions on Emerging Topics
in Computing, (in press).
 R. Bairamkulov and E. G. Friedman,
"Power Aware Placement of
OnChip Voltage Regulators," IEEE Transactions on ComputerAided
Design of Integrated Circuits and Systems, Volume 43, Issue 2,
pp. 654  666, February 2024.
 T. Jabbari and E. G. Friedman, "Inductive and Capacitive Coupling
Noise in Superconductive VLSI Circuits," IEEE Transactions on Applied
Superconductivity Vol. 33, No. 9, Article 3800707, December 2023.
 N. Zhuldassov, Y. Yan, M. Popovich, and E. G. Friedman, "OnBoard and OnPackage Active Capacitors
for High Current Systems," IEEE Transactions on Components,
Packaging and Manufacturing Technology,
Volume 13, Number 9, pp. 1471  1475, September 2023.
 A. Ayes and E. G. Friedman, "Linear Clock Tree Topology for
Dynamic Source Synchronous and Fully Synchronous 3D Interfaces,"
Integration, The VLSI Journal Volume 93, Article 102066, 2023.
 N. Zhuldassov, R. Bairamkulov, and E. G. Friedman,
"Thermal Optimization of Hybrid Cryogenic Computing Systems,"
IEEE Transactions on Very Large Scale Integration (VLSI) Systems,
Volume 31, Issue 9, pp. 1339  1346, September 2023.
 A. G. Qoutb, S. Whiteley, J. Kawa, and E. G. Friedman,
"Josephson Junction StuckAt Fault Detection in SFQ Circuits,"
IEEE Transactions on Applied Superconductivity Vol. 33, No. 6,
1304108, September 2023.
 T. Jabbari and E. G. Friedman, "SFQ/DQFP Interface Circuits,"
IEEE Transactions on Applied Superconductivity, Vol. 33, No. 5,
Article 1303705, August 2023.
 T. Jabbari, M. Bocko, and E. G. Friedman, "AllJJ Logic Based on
Bistable JJs," IEEE Transactions on Applied Superconductivity,
Vol. 33, No. 5, Article 1303807, August 2023.
 T. Jabbari and E. G. Friedman, "Stripline Topology for Flux Mitigation,"
IEEE Transactions on Applied Superconductivity, Vol. 33, Issue 5,
Article 1500604, August 2023.
 N. Zhuldassov and E. G. Friedman,
"TemperatureFrequency Boundary of Cryogenic Dynamic Logic,"
Microelectronics Journal, Volume 135, 105763, 2023.
 A. G. Qoutb and E. G. Friedman,
"Double Magnetic Tunnel Junction Two Bit Memory and Nonvolatile Logic
for in situ Computing," Microelectronics Journal,
Volume 131, 105635, 2023.
 G. Krylov and E. G. Friedman,
"Wave Pipelining in DSFQ Circuits,"
IEEE Transactions on Applied Superconductivity, Vol. 32, No. 8,
Article 1301506, November 2022.
 R. Bairamkulov, T. Jabbari, and E. G. Friedman,
"QuCTS  single flux Quantum Clock Tree Synthesis," IEEE Transactions
on ComputerAided Design of Integrated Circuits and Systems, Vo. 41,
No. 10, pp. 3346  3358, October 2022.
 T. Jabbari and E. G. Friedman,
"Flux Mitigation in Wide Superconductive Striplines," IEEE Transactions
on Applied Superconductivity, Vol. 32, No. 5, Article 3800306, August
2022.
 G. Krylov and E. G. Friedman,
"Inductive Noise Coupling in Multilayer Superconductive ICs,"
Microelectronics Journal, Volume 126, 105336, August 2022.
 R. Bairamkulov, A. Roy, M. Nagarajan, V. Srinivas, and E. G. Friedman,
"SPROUT  Smart Power Routing Tool for BoardLevel Exploration and Prototyping,
" IEEE Transactions on ComputerAided Design of Integrated Circuits and
Systems, Vol. 41, No. 7, pp. 2263  2274, July 2022.
 T. Jabbari and E. G. Friedman,
"Surface Inductance of Superconductive Striplines," IEEE Transactions
on Circuits and Systems II: Express Briefs, Volume 69, Number 6,
pp. 2952  2956, June 2022.
 A. Mitrovic and E. G. Friedman,
"Thermal Modeling of Rapid Single Flux Quantum Circuit Structures,"
IEEE Transactions on Electron Devices, Volume 69, Number 5,
pp. 2718  2724, May 2022.
 I. Salameh, E. G. Friedman, and S. Kvatinsky,
"Superconductive Logic Using 2ϕ−Josephson Junctions
with Half Flux Quantum Pulses," IEEE Transactions on Circuits and
Systems II: Express Briefs, Volume 69, Number 5, pp. 2533  2537,
May 2022.
 G. Krylov, J. Kawa, and E. G. Friedman,
"Design Automation of Superconductive Digital Circuits A Review,"
IEEE Nanotechnology Magazine, Volume 15, Issue 6, pp. 54  67,
December 2021.
 T. Jabbari, G. Krylov, J. Kawa, and E. G. Friedman, "
Splitter Trees in SFQ Circuits," IEEE Transactions on Applied
Superconductivity, Volume 31, Issue 5, Article 1302606, August 2021.
 T. Jabbari and E. G. Friedman, "
Logic Locking in Single Flux Quantum Circuits," IEEE Transactions on
Applied Superconductivity, Volume 31, Issue 5, Article 1301605, August
2021.
 G. Krylov and E. G. Friedman, "
Partitioning RSFQ Circuits for Current Recycling," IEEE Transactions
on Applied Superconductivity, Volume 31, Issue 5, Article 1301706,
August 2021.
 K. Xu, N. Zhuldassov, and E. G. Friedman, "
TileBased Power Delivery Networks for High Current, Voltage Stacked
Systems," IEEE Transactions on Components, Packaging and Manufacturing
Technology, Volume 11, Issue 7, pp. 1097  1105, July 2021.
 K. Xu and E. G. Friedman, "
GridBased Redistribution Layers within 3D Power Networks,"
IEEE Transactions on Components, Packaging and Manufacturing Technology,
Volume 11, Issue 4, pp. 672  682, April 2021.
 T. Jabbari, G. Krylov, S. Whiteley, J. Kawa, and E. G. Friedman,"
Repeater Insertion in SFQ Interconnect," IEEE Transactions on
Applied Superconductivity, Vol. 30, No. 8, Article 5400508,
December 2020.
 G. Krylov and E. G. Friedman, "
Design Methodology for Distributed LargeScale ERSFQ Bias Networks,"
IEEE Transactions on Very Large Scale Integration (VLSI) Systems,
Vol. 28, No. 11, pp. 2438  2447, November 2020.
 R. Bairamkulov, K. Xu, M. Popovich, J. S. Ochoa, V. Srinivas,
and E. G. Friedman, "
Power Delivery Exploration Methodology Based on
Constrained Optimization," IEEE Transactions on ComputerAided
Design of Integrated Circuits and Systems, Vol. 39, No. 9,
pp. 1916  1924, September 2020.
 R. Bairamkulov and E. G. Friedman, "
Effective Resistance of Finite TwoDimensional Grids Based on Infinity
Mirror Technique," IEEE Transactions on Circuits and Systems I:
Regular Papers, Vol. 67, No. 9, pp. 3224  3233, September 2020.
 G. Krylov and E. G. Friedman, "
Asynchronous Dynamic SingleFlux Quantum Majority Gates," IEEE
Transactions on Applied Superconductivity, Vol. 30, No. 5,
Article 1300907, August 2020.
 A. G. Qoutb and E. G. Friedman,"
Distributed Spintronic/CMOS Sensor Network for ThermalAware Systems,"
IEEE Transactions on Very Large Scale Integration (VLSI) Systems,
Volume 28, No. 6, pp. 1505  1512, June 2020.
 H. Kumar, T. Jabbari, G. Krylov, K. Basu, E. G. Friedman, and
R. Karri,"
Toward Increasing the Difficulty of Reverse Engineering of RSFQ
Circuits," IEEE Transactions on Applied Superconductivity,
Volume 30, Number 3, p. 1700213, April 2020.
 Y. Zhu, C.W. Tan, S.L. Chua, Y.D. Lim, B. Vaisband, B.K. Tay,
E. G. Friedman, and C.S. Tan,"
Assembly Process and Electrical Properties
of TopTransferred Graphene on Carbon Nanotubes for CarbonBased
ThreeDimensional Interconnects," IEEE Transactions on Components,
Packaging and Manufacturing Technology, Volume 10, Issue 3, pp.
516  524, March 2020.
 K. Xu, B. Vaisband, G. Sizikov, X. Li, and E. G. Friedman,"
EMI Suppression with Distributed LLC Resonant Converter
for HighVoltage VRonPackage," IEEE Transactions on Components,
Packaging and Manufacturing Technology, Volume 10, Issue 2,
pp. 263  271, February 2020.
 A. Ciprut and E. G. Friedman, "
Distributed Pass Gates in Power Delivery Systems with Digital Low
Dropout Regulators," IEEE Transactions on Very Large Scale
Integration Systems, Volume 28, No. 2, pp. 414  420, February
2020.
 R. Bairamkulov and E. G. Friedman, "
Effective Resistance of TwoDimensional Truncated Infinite Mesh
Structures," IEEE Transactions on Circuits and Systems I:
Regular Papers, Vol. 66, No. 11, pp. 4368  4376, November 2019.
 A. Ciprut and E. G. Friedman, "
Stability of OnChip Power Delivery Systems with Multiple Low Dropout
Regulators," IEEE Transactions on Very Large Scale Integration
(VLSI) Systems, Volume 27, Issue 8, pp. 1779  1789, August 2019.
 G. Krylov and E. G. Friedman, "
Sense Amplifier for SpinBased Cryogenic Memory Cell," IEEE
Transactions on Applied Superconductivity, Volume 29, Issue 5,
Article 1501804, August 2019.
 G. Krylov and E. G. Friedman, "
Globally Asynchronous, Locally Synchronous Clocking and Shared Interconnect
for Large Scale SFQ Systems," IEEE Transactions on Applied
Superconductivity, Volume 29, Issue 5, Article 3603205, August 2019.
 T. Jabbari, G. Krylov, E. G. Friedman, S. Whiteley, E. Mlinar, J. Kawa,
and E. G. Friedman, "
Interconnect Routing for Large Scale RSFQ Circuits,"
IEEE Transactions on Applied Superconductivity, Volume 29, Issue 5,
Article 1112805, August 2019.
 K. Xu, B. Vaisband, G. Sizikov, X. Li, and E. G. Friedman, "
Power Noise and NearField EMI of HighCurrent SysteminPackage With
VR Top and Bottom Placements," IEEE Transactions on Components,
Packaging and Manufacturing Technology, Volume 9, Number 4, pp.
712  718, April 2019.
 B. Vaisband and E. G. Friedman, "
Heterogeneous 3D ICs as a Platform for Hybrid Energy Harvesting in
IoT Systems," Future Generation Computer Systems, Vol. 87,
pp. 152  158, 2018.
 B. Vaisband, A. Maurice, C. W. Tan, B. K. Tay, and E. G. Friedman, "
Electrical and Thermal Models of CNT TSV and Graphite Interface,"
IEEE Transactions on Electron Devices, Volume 65, Issue 5,
pp. 1880  1886, May 2018.
 K. Xu, R. Patel, P. Raghavan, and E. G. Friedman, "
Exploratory Design of OnChip Power Delivery for 14, 10, and 7 nm
and Beyond FinFET ICs," Integration, The VLSI Journal,
Volume 61, pp. 11  19, 2018.
 A. Ciprut, E. G. Friedman, "
EnergyEfficient Write Scheme for Nonvolatile Resistive Crossbar Arrays
with Selectors," IEEE Transactions on Very Large Scale Integration
(VLSI) Systems, Vol. 26, No. 4, pp. 711  719, April 2018.
 Y. Zhang, X. Wang, E. G. Friedman, "
MemristorBased Circuit Design for Multilayer Neural Networks,"
IEEE Transactions on Circuits and Systems I: Regular Papers,
Volume 65, Number 2, pp. 677  686, February 2018.
 G. Krylov and E. G. Friedman, "
Design for Testability of SFQ Circuits,"
IEEE Transactions on Applied Superconductivity, Vol. 27, Issue 8,
pp. 1051  1057 (1302307), December 2017.
 A. Shapiro and E. G. Friedman, "
"Interconnect Delay Model for Wide
Supply Voltage Range Repeater Insertion in Sub22 nm FinFET Technologies,"
Journal of Low Power Electronics, Vol. 13, No. 3, pp. 395  401,
September 2017.
 Y. Zhang, X. Wang, Y. Li, and E. G. Friedman, "
Memristive Model for Synaptic Circuits," IEEE Transactions on
Circuits and Systems II: Express Briefs, Vol. 64, No. 7, pp.
767  771, July 2017.
 Y. Zhang, L.Yi, X. Wang, and E. G. Friedman, "
Synaptic Characteristics of Ag/AgInSbTe/TaBased Memristor for Pattern
Recognition Applications," IEEE Transactions on Electron Devices,
Vol. 64, No. 4, pp. 1806  1811, April 2017.
 A. Ciprut and E. G. Friedman, "
Modeling Size Limitations of Resistive Crossbar Array with Cell
Selectors," IEEE Transactions on Very Large Scale
Integration (VLSI) Systems, Vol. 25, No. 1, pp. 286  293, January
2017.
 B. Vaisband and E. G. Friedman, "
Hexagonal TSV Bundle Topology for 3D ICs," IEEE Transactions
on Circuits and Systems II: Express Briefs, Vol. 64, No. 1,
pp. 11  15, January 2017.
 M. Kazemi, G. E. Rowlands, S. Shi, R. A. Buhrman, and E. G. Friedman, "
AllSpinOrbit Switching of Perpendicular Magnetization,” IEEE Transactions on Electron Devices, Vol. 63, No. 11, pp. 4499  4505, November 2016.
 B. Vaisband and E. G. Friedman, "
Noise Coupling Models in Heterogeneous 3D ICs," IEEE Transactions
on Very Large Scale Integration (VLSI) Systems, Vol. 24, No. 8,
pp. 2778  2786, August 2016.
 I. Vaisband and E. G. Friedman, "
Stability in Distributed Power Delivery Networks," IEEE Transactions
on Power Electronics, Vol. 31, No. 28, pp. 5625  5633, August 2016.
 Y. Bai, Y. Song, M. N. Bojnordi, A. Shapiro, E. Ipek and E. G. Friedman,
"
Back To the Future: CurrentMode Processor in the Era of Deeply Scaled
CMOS,"
IEEE Transactions on Very Large Scale Integration (VLSI) Systems, Vol.
24, No. 4, pp. 1266  1279, April 2016.
 I. Savidis, B. Ciftcioglu, J. Xu, J. Hu, M. Jain, R. Berman, J. Xue,
P. Liu, D. Moore, G. Wicks, M. Huang, H. Wu, and E. G. Friedman, "
Heterogeneous 3D Circuits: Integrating FreeSpace Optics with CMOS,"
Microelectronics Journal, Volume 50, pp. 66  75, April 2016.
 A. E. Shapiro, F. Atallah, K. Kim, J. Jeong, J. Fischer, and E. G.
Friedman, "
Adaptive Power Gating of 32Bit Kogge Stone Adder," Integration,
the VLSI Journal, Volume 53, pp. 80  87, March 2016.
 M. Kazemi, G. E. Rowlands, E. Ipek, R. A. Buhrman, and E. G. Friedman, "
Compact Model for SpinOrbit Magnetic Tunnel Junctions," IEEE Transactions
on Electron Devices, Vol. 63, No. 2, pp. 848  855, February 2016.
 J. Wang, N. Gong, and E. G. Friedman, "
PNSFCR: Flexible Charge Recycling Dynamic Circuit Technique for Low Power
Microprocessors," IEEE Transactions on Very Large Scale Integration (VLSI)
Systems, Vol. 24, No. 2, pp. 613  624, February 2016.
 A. Shapiro and E. G. Friedman, "
Power Efficient Level Shifter for 16 nm FinFET Near Threshold Circuits,"
IEEE Transactions on Very Large Scale Integration (VLSI) Systems,
Vol. 24, No. 2, pp. 774  778, February 2016.
 R. Patel, X. Guo, Q. Guo, E. Ipek, and E. G. Friedman, "
"Reducing Switching Latency and Energy in STTMRAM with FieldAssisted
Writing," IEEE Transactions on Very Large Scale Integration (VLSI)
Systems, Vol. 24, No. 1, pp. 129  138, January 2016.
 K. Xu and E. G. Friedman, "
Scaling Trends of Power Noise in 3D ICs,"
Integration, the VLSI Journal, Volume 51, pp. 139  148, 2015.
 M. Kazemi, E. Ipek, and E. G. Friedman, "
Energy Efficient Nonvolatile Flip Flop with Subnanosecond Data Backup
Time for Fine Grain Power Gating," IEEE Transactions on Circuits
and Systems II: Express Briefs, Vol. 62, No. 12, pp. 1154  1158,
December 2015.
 I. Savidis, B. Vaisband, and E. G. Friedman, "
Experimental Analysis of Thermal Coupling in 3D Integrated Circuits,"
IEEE Transactions on Very Large Scale Integration (VLSI) Systems,
Vol. 23, No. 10, pp. 2077  2089, October 2015.
 Q. Guo, X. Guo, Y. Bai, R. Patel, E. Ipek, and E. G. Friedman, "
Resistive Ternary Content Addressable Memory Systems for DataIntensive
Computing," IEEE Micro, pp. 62  71, September/October 2015.
 R. Patel, S. Kvatinsky, E. G. Friedman, and A. Kolodny, "
Multistate Register Based on Resistive RAM," IEEE Transactions
on Very Large Scale Integration (VLSI) Systems, Vol. 23, No. 9,
pp. 1750  1759, September 2015.
 S. Kvatinsky, M. Ramadan, E. G. Friedman, and A. Kolodny, "
VTEAM – A General Model for Voltage Controlled Memristors,"
IEEE Transactions on Circuits and Systems II: Express Briefs,
Vol. 62, No. 8, pp. 786  790, August 2015.
 I. Vaisband, B. Price, S. Kose, Y. Kolla, E. G. Friedman, and J. Fischer,
"
Distributed LDO Regulators in a 28 nm Power Delivery System," Analog
Integrated Circuits and Signal Procesing, Volume 83, Issue 3, pp.
295  309, 2015.
 I. Vaisband and E. G. Friedman, "
Energy Efficient Adaptive Clustering of OnChip Power Delivery Systems,"
Integration, the VLSI Journal, Volume 48, pp. 1  9, 2015.
 I. Vaisband, M. Azhar, E. G. Friedman, and S. Kose, "
Digitally Controlled Pulse Width Modulator for OnChip Power Management,"
IEEE Transactions on Very Large Scale Integration (VLSI) Systems,
Vol. 22, No. 12, pp. 25272534, December 2014.
 M. Kazemi, E. Ipek, and E. G. Friedman, "
Adaptive Compact Magnetic Tunnel Junction Model," IEEE Transactions
on Electron Devices, Vol. 61, No. 11, pp. 38833891, November 2014.
 S. Kvatinsky, D. Belousov, S. Liman, G. Satat, N. Wald, E. G. Friedman,
A. Kolodny, and U. C. Weiser, "
MAGIC  MemristorAided Logic," IEEE Transactions on Circuits
and Systems II: Express Briefs, Vol. 61, No. 1, pp. 895  899,
November 2014.
 Y. Levy, J. Bruck, Y. Cassuto, E. G. Friedman, A. Kolodny, E. Yaakobi,
and S. Kvatinsky, "
Logic Operations in Memory Using a Memristive Akers Array," Microelectronics Journal, Volume 45, Issue 11, pp. 1429  1437,
November 2014.
 S. Kvatinsky, N. Wald, G. Satat, E. G. Friedman, A. Kolodny, and
U. C. Weiser, "
MemristorBased Material Implication (IMPLY) Logic: Design Principles
and Methodologies," IEEE Transactions on Very Large
Scale Integration (VLSI) Systems, Vol. 22, No. 10, pp. 20542066,
October 2014.
 A. Shapiro and E. G. Friedman, "
MOS Current Mode Logic Near Threshold Circuits," Journal on Low
Power Electronics and Applications, Volume 4, pp. 138  152, 2014.
 R. Patel, E. Ipek, and E. G. Friedman, "
2T  1R STTMRAM Memory Cells for Enhanced Sense Margin and On/Off
Current Ratio," Microelectronics Journal, Volume 45, Issue 2,
pp. 133  143, February 2014.
 S. Kvatinsky, Y. H. Nacson, Y. Etsion, E. G. Friedman, A. Kolodny,
and U. C. Weiser, "
MemristorBased Multithreading," IEEE Computer Architecture
Letters, Vol. 13, No. 1, pp. 41  44, JanuaryJune 2014.
 I. Vaisband and E. G. Friedman, "
Heterogeneous Methodology for Energy Efficient Distribution of OnChip
Power Supplies," IEEE Transactions on Power Electronics,
Volume 28, Issue 9, pp. 4267  4280, September 2013.
 A. Abdelhadi, R. Ginosar, A. Kolodny, and E. G. Friedman, "
TimingDriven VariationAware Synthesis of Hybrid Mesh/Tree Clock
Distribution Networks," Integration, the VLSI Journal,
Volume 46, Issue 4, pp. 382  391, September 2013.
 S. Ge and E. G. Friedman, "
Data Bus Swizzling in TSVBased ThreeDimensional Integrated Circuits,"
Microelectronics Journal, Volume 44, Issue 8, pp. 696  705,
August 2013.
 R. Jakushokas and E. G. Friedman, "
Power Network Optimization Based on Link Breaking Methodology,"
IEEE Transactions on Very Large Scale Integration (VLSI) Systems,
Vol. 21, No. 5, pp. 983  987, May 2013.
 S. Kose, S. Tam, S. Pinzon, B. McDermott, and E. G. Friedman, "
Active FilterBased Hybrid OnChip DCDC Converter for PointofLoad
Voltage Regulation, " IEEE Transactions on Very Large Scale
Integration (VLSI) Systems, Vol. 21, No. 4, pp. 680  691, April 2013.
 I. Savidis, S. Kose, and E. G. Friedman, "
Power Noise in TSVBased 3D Integrated Circuits," IEEE Journal
of SolidState Circuits, Vol. 48, No. 2, pp. 587597, February 2013.
 S. Kvatinsky, E. G. Friedman, A. Kolodny, and Uri C. Weiser, "
TEAM: ThrEshold Adaptive Memristor Model," IEEE Transactions on
Circuits and Systems I: Regular Papers, Vol. 60, No. 1, pp. 211  221,
January 2013.
 S. Kose and E. G. Friedman, "
Distributed OnChip Power Delivery," IEEE Journal on Emerging
and Selected Topics in Circuits and Systems, Vol. 2, No. 4, pp.
704713, December 2012.
 V. Vishnyakov, A. Kolodny, and E. G. Friedman, "
MultiAggressor Capacitive and Inductive Coupling Noise Modeling
and Mitigation,"
Microelectronics Journal, Volume 43, Issue 4, pp. 236  243,
April 2012.
 S. Kose and E. G. Friedman, "
Efficient Algorithms for Fast IR Drop Analysis Exploiting Locality,"
Integration, the VLSI Journal, Vol. 45, No. 2, pp. 149161, March
2012.
 B. Ciftcioglu, R. Berman, S. Wang, J. Hu, I. Savidis, M. Jain, D. Moore,
M. Huang, E. G. Friedman, G. Wicks, and H. Wu, "
3D Integrated Heterogeneous IntraChip FreeSpace Optical Interconnect,"
Optics Express, Volume 20, Issue 4, pp. 4331  4345, February 13,
2012.
 E. Salman and E. G. Friedman, "
Utilizing Interdependent Timing Constraints to Enhance Robustness in
Synchronous Circuits," Microelectronics Journal, Volume 43,
Issue 2, pp. 119  127, February 2012.
 V. F. Pavlidis, I. Savidis, and E. G. Friedman, "
Clock Distribution Networks for 3D Integrated Circuits," IEEE
Transactions on Very Large Scale Integration (VLSI) Systems, Vol. 19,
No. 12, pp. 2256  2268, December 2011.
 S. Kose and E. G. Friedman, "
Effective Resistance of a Two Layer Mesh,"
IEEE Transactions on Circuits and Systems II: Express Briefs, Vol.
58, No. 11, pp. 739  743, November 2011.
 J. Rosenfeld and E. G. Friedman, "
Linear and SwitchMode Conversion in 3D Circuits," IEEE
Transactions on Very Large Scale Integration (VLSI) Systems,
Vol. 19, No. 11, pp. 2095  2108, November 2011.
 S. Kose, E. Salman, and E. G. Friedman, "
Shielding Methodologies in the Presence of Power/Ground Noise,"
IEEE Transactions on Very Large Scale Integration (VLSI) Systems,
Vol. 19, No. 8, pp. 1458  1468, August 2011.
 I. Vaisband, E. G. Friedman, R. Ginosar, and A. Kolodny, "
Low Power Clock Network Design," Journal of Low Power Electronics and
Applications, Volume 1, Issue 1, pp. 219246, June 2011.
 J. Rosenfeld and E. G. Friedman, "
A Distributed Filter within a Switching Converter for Application to
3D Integrated Circuits," IEEE Transactions on Very Large Scale
Integration (VLSI) Systems, Vol. 19, No. 6, pp. 1075  1085, June
2011.
 R. Jakushokas and E. G. Friedman, "
MultiLayer Interdigitated Power Distribution Networks," IEEE
Transactions on Very Large Scale Integration (VLSI) Systems,
Vol. 19, No. 5, pp. 774  786, May 2011.
 J. Wang, I. Savidis, and E. G. Friedman, "
Thermal Analysis of OxideConfined VCSEL Arrays,"
Microelectronics Journal, Volume 42, pp. 820  825, 2011.
 B. Ciftcioglu, R. Berman, J. Zhang, Z. Darling, S. Wang, J. Hu,
J. Xue, A. Garg, M. Jain, I. Savidis, D. Moore, M. Huang, E. G.
Friedman, G. Wicks, and H. Wu, "
A 3D Integrated IntraChip FreeSpace Optical Interconnect for
ManyCore Chips," IEEE Photonics Technology Letters, Vol.
23, No. 3, pp. 164166, February 1, 2011.
 A. Morgenshtein, E. G. Friedman, R. Ginosar, and A. Kolodny, "
Unified Logical Effort  A Method for Delay Evaluation and Minimization
in Logic Paths with RC Interconnect," IEEE Transactions
on Very Large Scale Integration (VLSI) Systems, Vol. 18, No. 5,
pp. 689696, May 2010. "
Corrections to 'Unified Logical Effort  A Method for
Delay Evaluation and Minimization in Logic Paths with RC Interconnect',"
IEEE Transactions on Very Large Scale Integration (VLSI) Systems,
Vol. 18, No. 8, p. 1262, August 2010.
 R. Jakushokas and E. G. Friedman, "
Resource Based Optimization for Simultaneous Shield and Repeater
Insertion," IEEE Transactions
on Very Large Scale Integration (VLSI) Systems, Vol. 18, No. 5,
pp. 742749, May 2010.
 G. Chen and E. G. Friedman, "
Transient Response of a Distributed RLC Interconnect based on
a Direct Pole Extraction," Journal of Circuits, Systems and
Computers, Volume 18, Number 7, pp. 12631285, November 2009.
 E. Salman, R. Jakushokas, E. G. Friedman, R. M. Secareanu,
and O. L. Hartin, "
Methodology For Efficient Substrate Noise Analysis in Large Scale
MixedSignal Circuits," IEEE Transactions on Very Large Scale
Integration (VLSI) Systems, Vol. 17, No. 10, pp. 14051418,
October 2009.
 E. Salman, E. G. Friedman, R. M. Secareanu, and O. L. Hartin, "
Identification of Dominant Noise Source and Parameter Sensitivity
for Substrate Coupling," IEEE Transactions on Very Large Scale
Integration (VLSI) Systems, Vol. 17, No. 10, pp. 15591564,
October 2009.
 I. Savidis and E. G. Friedman, "
ClosedForm Expressions of 3D Via Resistance, Inductance, and
Capacitance," IEEE Transactions on Electron Devices,
Vol. 56, No. 9, pp. 18731881, September 2009.
 R. Jakushokas and E. G. Friedman, "
Inductance Model of Interdigitated Power and Ground Distribution
Networks," IEEE Transactions on Circuits and Systems II:
Express Briefs, Vol. 56, No. 7, pp. 585589, July 2009.
 E. Salman, E. G. Friedman, R. M. Secareanu, and O. L. Hartin, "
Worst Case Power/Ground Noise Estimation Using an Equivalent Transition
Time for Resonance," IEEE Transactions on Circuits and Systems
I: Regular Papers, Vol. 56, No. 5, pp. 9971004, May 2009.
 J. Rosenfeld and E. G. Friedman, "
QuasiResonant Interconnects: A Low Power, Low Latency Design
Methodology," IEEE Transactions on Very Large Scale
Integration (VLSI) Systems, Vol. 17, No. 2, pp. 181193,
February 2009.
 V. F. Pavlidis and E. G. Friedman, "
InterconnectBased Design Methodologies for ThreeDimensional
Integrated Circuits," Proceedings of the IEEE, Vol. 97,
No.1, pp. 123140, January 2009.
 M. Popovich, E. G. Friedman, R. Secareanu, and O. L. Hartin, "
Efficient Distributed OnChip Decoupling Capacitors for Nanoscale
ICs," IEEE Transactions on Very Large Scale Integration (VLSI)
Systems, Vol. 16, No. 12, pp. 17171721, December 2008.
 M. Popovich, E. G. Friedman, M. Sotman, and A. Kolodny, "
OnChip Power Distribution Grids with Multiple Supply Voltages
for High Performance Integrated Circuits," IEEE Transactions
on Very Large Scale Integration (VLSI) Systems, Vol. 16, No. 7,
pp. 908921, July 2008.
 M. Popovich, M. Sotman, A. Kolodny, and E. G. Friedman, "
Effective Radii of OnChip Decoupling Capacitors," IEEE
Transactions on Very Large Scale Integration (VLSI) Systems,
Vol. 16, No. 7, pp. 894907, July 2008.
 V. F. Pavlidis and E. G. Friedman, "
Timing Driven Via Placement Heuristics for 3D ICs,"
Integration, the VLSI Journal, Volume 41, Issue 4,
pp. 489  508, July 2008.
 G. Chen and E. G. Friedman, "
Effective Capacitance of Inductive Interconnects for ShortCircuit
Power Analysis," IEEE Transactions on Circuits and Systems I:
Brief Papers, Vol. 55, No. 1, pp. 2630, January 2008.
 V. F. Pavlidis and E. G. Friedman, "
3D Topologies for NetworksonChip," IEEE Transactions on Very
Large Scale Integration (VLSI) Systems, Vol. 15, No. 10, pp.
10811090, October 2007.
 M. A. ElMoursy and E. G. Friedman, "
Wire Shaping of RLC Interconnects," Integration, the
VLSI Journal, Volume 40, Issue 4, pp. 461  472, July 2007.
 G. Chen, H. Chen, M. Haurylau, N. A. Nelson, D. H. Albonesi,
P. M. Fauchet, and E. G. Friedman, "
Predictions of CMOS Compatible OnChip Optical Interconnect,"
Integration, the VLSI Journal, Volume 40, Issue 4, pp. 434
 446, July 2007.
 E. Salman, A. Dasdan, F. Taraporevala, K. Kucukcakar, and
E. G. Friedman, "
Exploiting SetupHold Time Interdependency In Static Timing
Analysis," IEEE Transactions on ComputerAided Design of
Integrated Circuits and Systems, Vol. 26, No. 6, pp. 11141125,
June 2007.
 J. Rosenfeld and E. G. Friedman, "
Design Methodology for Global Resonant HTree Clock Distribution
Networks," IEEE Transactions on Very Large Scale Integration
(VLSI) Systems, Vol. 15, No. 2, pp. 135148, February 2007.
 M. Haurylau, G. Chen, H. Chen, J. Zhang, N. A. Nelson, D. H.
Albonesi, E. G. Friedman, and P. M. Fauchet, "
Onchip Optical Interconnect Roadmap: Challenges and Critical
Directions," IEEE Journal of Selected Topics in Quantum
Electronics, Vol. 12, No. 6, pp. 16991705, November/December 2006.
 B. D. Andreev, E. L. Titlebaum, and E. G. Friedman, "
Sizing CMOS Inverters with Miller Effect and Threshold Voltage
Variations," Journal of Circuits, Systems and Computers,
Volume 15, Number 3, pp. 437454, June 2006.
 J. Zhang and E. G. Friedman, "
Crosstalk Modeling for
Coupled RLC Interconnects with Application to Shield
Insertion," IEEE Transactions on Very Large Scale
Integration (VLSI) Systems, Vol. 14, No. 6, pp. 641646,
June 2006.
 M. Popovich and E. G. Friedman, "
Decoupling Capacitors for MultiVoltage Power Distribution Systems,"
IEEE Transactions on Very Large Scale Integration (VLSI) Systems,
Vol. 14, No. 3, pp. 217228, March 2006.
 G. Chen and E. G. Friedman, "
Low Power Repeaters Driving RC and RLC Interconnects with
Delay and Bandwidth Constraints," IEEE Transactions on Very
Large Scale Integration (VLSI) Systems, Vol. 14, No. 2, pp.
161172, February 2006.
 W. Xu and E. G. Friedman, "
OnChip Test Circuit for Measuring Substrate and LinetoLine Coupling
Noise," IEEE Journal of SolidState Circuits, Vol. 41, No.
2, pp. 474482, February 2006.
 V. Kursun, V. K. De, E. G. Friedman, and S. G. Narendra, "
Monolithic Voltage Conversion in LowVoltage CMOS Technologies,"
Microelectronics Journal, Volume 36, Number 9, pp. 863867,
September 2005.
 W. Xu and E. G. Friedman, "
Clock Feedthrough in CMOS Analog Transmission Gate Switches,"
Analog Integrated Circuits and Signal Processing, Volume 44,
Number 3, pp. 271281, September 2005.
 M. A. ElMoursy and E. G. Friedman, "
Exponentially Tapered HTree Clock Distribution Networks,"
IEEE Transactions on Very Large Scale Integration (VLSI)
Systems, Vol. 13, No. 8, pp. 971975, August 2005.
 M. A. ElMoursy and E. G. Friedman, "
Shielding Effect of OnChip Interconnect Inductance," IEEE
Transactions on Very Large Scale Integration (VLSI) Systems, Vol.
13, No. 3, pp. 396400, March 2005.
 V. Kursun, S.G. Narendra, V.K. De, E.G. Friedman, "
Cascode Monolithic DCDC Converter for Reliable Operation at High Input
Voltages," Analog Integrated Circuits and Signal Processing,
Volume 42, Number 3, pp. 231238, March 2005.
 G. Chen and E. G. Friedman, "
An RLC Interconnect Model Based
on Fourier Analysis," IEEE Transactions on ComputerAided Design
of Integrated Circuits and Systems, Vol. 24, No. 2, pp. 170183,
February 2005.
 M. A. ElMoursy and E. G. Friedman, "
Power Characteristics of Inductive Interconnect," IEEE
Transactions on Very Large Scale Integration (VLSI) Systems, Vol.
12, No. 10, pp. 12951306, December 2004.
 M. A. ElMoursy and E. G. Friedman, "
Optimum Wire Sizing of RLC Interconnect With Repeaters,"
Integration, the VLSI Journal, Volume 38, Issue 2, pp. 205225,
December 2004.
 A. V. Mezhiba and E. G. Friedman, "
Impedance Characteristics of Power Distribution Grids in Nanoscale
Integrated Circuits," IEEE Transactions on Very Large Scale
Integration (VLSI) Systems, Vol. 12, No. 11, pp. 11481155,
November 2004.
 M. A. ElMoursy and E. G. Friedman, "
Resistive Power in CMOS Circuits," Analog Integrated Circuits and
Signal Processing, Volume 41, Numbers 1, pp. 511, October 2004.
 B. D. Andreev, E. Titlebaum, and E. G. Friedman, "
Complex +/ 1 Multiplier Based on SignedBinary Transformations,"
Journal of VLSI Signal Processing, Volume 38, Number 1 pp.
1324, August 2004.
 V. Kursun, S. G. Narendra, V. K. De, and E. G. Friedman, "
LowVoltageSwing Monolithic dcdc Conversion," IEEE Transactions
on Circuits and Systems II: Express Briefs, Vol. 51, No. 5, pp.
241248, May 2004.
 V. Kursun and E. G. Friedman, "
Sleep Switch Dual Threshold Voltage
Domino Logic with Reduced Standby Leakage Current," IEEE
Transactions on Very Large Scale Integration (VLSI) Systems, Vol.
12, No. 5, pp. 485496, May 2004.
 A. V. Mezhiba and E. G. Friedman, "
Scaling Trends of OnChip Power Distribution Noise,"
IEEE Transactions on Very Large Scale Integration (VLSI)
Systems, Vol. 12, No. 4, pp. 386394, April 2004.
 R. M. Secareanu, S. Warner, S. Seabridge, C. Burke, J. Becerra,
T. E. Watrobski, C. Morton, W. Staub, T. Tellier, I. S. Kourtev,
and E. G. Friedman, "
Substrate Coupling in Digital Circuits in
MixedSignal SmartPower Systems," IEEE Transactions on Very Large
Scale Integration (VLSI) Systems, Vol. 12, No. 1, pp. 6778,
January 2004.
 V. Kursun and E. G. Friedman, "
Domino Logic with Variable Threshold Keeper," IEEE Transactions
on Very Large Scale Integration (VLSI) Systems, Vol. 11, No. 6, pp.
10801093, December 2003.
 D. H. Albonesi, R. Balasubramonian, S. G. Dropsho, S. Dwarkadas,
E. G. Friedman, M. C. Huang, V. Kursun, G. Magklis, M. L. Scott, G.
Semararo, P. Bose, A. Buyuktosunoglu, P. W. Cook, and S. E. Schuster,
"Dynamically
Tuning Processor Resources with Adaptive Computing,"
IEEE Computer, Volume 36, Number 12, pp. 4958, December 2003.
 V. Kursun, S. G. Narendra, V. K. De, and E. G. Friedman, "
Analysis of Buck Converters for OnChip Integration with a Dual Supply
Voltage Microprocessor," IEEE Transactions on Very Large Scale
Integration (VLSI) Systems, Vol. 11, No. 3, pp. 514522, June
2003.
 A. V. Mezhiba and E. G. Friedman, "
Frequency Characteristics of
High Speed Power Distribution Networks," Analog Integrated Circuits
and Signal Processing, Volume 35, Numbers 2/3, pp. 207214,
May/June 2003.
 Y. I. Ismail and E. G. Friedman, "
On the Extraction of OnChip Inductance," Journal of Circuits,
Systems and Computers, Volume 12, Number 1, pp. 3140, February
2003.
 A. V. Mezhiba and E. G. Friedman, "
Inductive Properties of
HighPerformance Power Distribution Grids," IEEE Transactions
on Very Large Scale Integration (VLSI) Systems, Vol. 10, No. 6,
pp. 762776, December 2002.
 M. A. ElMoursy and E. G. Friedman, "
Optimizing Inductive Interconnect for Low Power," Canadian
Journal of Electrical and Computer Engineering, Volume 27, Number
4, pp. 183187, October 2002.
 K. T. Tang and E. G. Friedman, "
Simultaneous Switching Noise in
OnChip CMOS Power Distribution Networks," IEEE Transactions on
Very Large Scale Integration (VLSI) Systems, Vol. 10, No. 4, pp.
487493, August 2002.
 Y. I. Ismail and E. G. Friedman, "
Inductance Effects in RLC
Trees," Journal of Circuits, Systems and Computers, Vol. 11,
No. 3, pp. 305321, June 2002.
 D. Velenis, K. T. Tang, I. S. Kourtev, V. Adler, F. Baez, and
E. G. Friedman, "
Demonstration of Speed and Power Enhancements on
an Industrial Circuit Through Application of Clock Skew Scheduling,"
Journal of Circuits, Systems and Computers, Vol. 11, No. 3,
pp. 231245, June 2002.
 K. T. Tang and E. G. Friedman, "
The Effect of Signal Activity on Propagation Delay of CMOS Logic Gates
Driving Coupled OnChip Interconnections," Analog Integrated
Circuits and Signal Processing, Volume 31, Number 3, pp. 209224,
June 2002.
 K. T. Tang and E. G. Friedman, "
Incorporating Voltage Fluctuations of the Power Distribution Network
into the Transient Analysis of CMOS Logic Gates," Analog
Integrated Circuits and Signal Processing, Volume 31, Number 3,
pp. 249259, June 2002.
 Y. I. Ismail and E. G. Friedman "
DDT: Direct Derivation of Transfer Function. An Alternative to Moment
Matching for Tree Structured Interconnect," IEEE Transactions on
ComputerAided Design of Integrated Circuits and Systems, Vol. 21,
No. 2, pp. 131144, February 2002.
 X. Liu, M. C. Papaefthymiou, and E. G. Friedman, "
Retiming and Clock Scheduling for Digital Circuit Optimization,"
IEEE Transactions on ComputerAided Design of Integrated Circuits
and Systems, Vol. 21, No. 2, pp. 184203, February 2002.
 Y. I. Ismail, E. G. Friedman, and J. L. Neves, "
Exploiting OnChip Inductance in High Speed Clock Distribution Networks,"
IEEE Transactions on Very Large Scale Integration (VLSI)
Systems, Vol. 9, No. 6, pp. 963973, December 2001.
 R. M. Secareanu, S. Warner, S. Seabridge, C. Burke, T. E.
Watrobski, C. Morton, W. Staub, T. Tellier, and E. G. Friedman,
"
Placement of Substrate Contacts to Minimize Substrate Noise in
MixedSignal Integrated Circuits," Analog Integrated Circuits
and Signal Processing, Volume 28, Number 3, pp. 253264, September
2001.
 R. M. Secareanu and E. G. Friedman, "
Applying Analog Techniques in Digital CMOS Buffers to Improve Speed
and Noise Immunity," Analog Integrated Circuits and Signal
Processing, Volume 27, Number 3, pp. 275279, June 2001.
 Y. I. Ismail, E. G. Friedman, and J. L. Neves, "
Repeater Insertion in Tree Structured Inductive Interconnect,"
IEEE Transactions on Circuits and Systems II: Analog and Digital
Signal Processing, Vol. 48, No. 5, pp. 471481, May 2001.
 E. G. Friedman, (Invited paper) "
Clock Distribution Networks in
Synchronous Digital Integrated Circuits," Proceedings of the IEEE,
Vol. 89, No. 5, pp. 665692, May 2001.
 V. Adler and E. G. Friedman, "
Uniform Repeater Insertion in RC
Trees," IEEE Transactions on Circuits and Systems I: Fundamental Theory
and Applications, Vol. 47, No. 10, pp. 15151523, October 2000.
 K. T. Tang and E. G. Friedman, "Delay and
Noise Estimation of CMOS Logic Gates Driving Coupled ResistiveCapacitive
Interconnections," Integration, the VLSI Journal, Volume 29,
Issue 2, pp. 131165, September 2000.
 Y. I. Ismail and E. G. Friedman, "
Effects of Inductance on the
Propagation Delay and Repeater Insertion in VLSI Circuits," IEEE
Transactions on Very Large Scale Integration (VLSI) Systems, Vol.
8, No. 2, pp. 195206, April 2000.
 Y. I. Ismail, E. G. Friedman, and J. Neves, "
Equivalent Elmore Delay
for RLC Trees," IEEE Transactions on ComputerAided Design
of Integrated Circuits and Systems, Vol. 19, No. 1, pp. 8397,
January 2000.
 Y. I. Ismail, E. G. Friedman, and J. L. Neves, "
Figures of Merit to
Characterize the Importance of OnChip Inductance," IEEE Transactions
on Very Large Scale Integration (VLSI) Systems, Vol. 7, No. 4, pp.
442449, December 1999.
 I. S. Kourtev and E. G. Friedman, "
Synthesis of Clock Tree Topologies to
Implement NonZero Skew Schedule," IEE ProceedingsCircuits, Devices and
Systems, Volume 146, No. 6, pp. 321326, December 1999.
 K. Gaj, Q. P. Herr, V. Adler, D. K. Brock, E. G. Friedman,
and M. J. Feldman, "
Towards a Systematic Design Methodology for Large MultiGigahertz
Rapid Single Flux Quantum Circuits," IEEE Transactions on Applied
Superconductivity, Vol. 9, No. 13 pp. 45914606, September 1999.
 Y. I. Ismail, E. G. Friedman, and J. L. Neves, "
Dynamic and ShortCircuit Power of CMOS Gates Driving Lossless
Transmission Lines," IEEE Transactions on Circuits and Systems
I: Fundamental Theory and Applications, Vol. 46, No. 8, pp.
950961, August 1999.
 I. S. Kourtev and E. G. Friedman, "
Integrated Circuit Signal Delay," Wiley Encyclopedia of
Electrical and Electronics Engineering, J. G. Webster (Ed.), New
York, New York: John Wiley & Sons, Inc., Volume 10, pp. 378392,
1999.
 E. G. Friedman, "
Clock Distribution in Synchronous Systems," Wiley Encyclopedia
of Electrical and Electronics Engineering, J. G. Webster (Ed.), New
York, New York: John Wiley & Sons, Inc., Volume 3, pp. 474497,
1999.
 K. Gaj, Q. P. Herr, V. Adler, A. Krasniewski, E. G. Friedman,
and M. J. Feldman, "
Tools for the ComputerAided Design of MultiGigahertz Superconducting
Digital Circuits," IEEE Transactions on Applied
Superconductivity, Vol. 9, No. 1, pp. 1838, March 1999.
 V. Adler and E. G. Friedman, "Repeater
Design to Reduce Delay and Power in Resistive Interconnect," IEEE
Transactions on Circuits and Systems II: Analog and Digital Signal
Processing, Vol. CAS II45, No. 5, pp. 607616, May 1998.
 J. L. Neves and E. G. Friedman, "
Automated Synthesis of SkewBased Clock Distribution Networks,"
VLSI Design An International Journal of CustomChip Design,
Simulation, and Testing, Vol. 7, No.1, pp. 3157, 1998.
 E. G. Friedman and J. H. Mulligan, Jr., "
Ramp Input Response of RC Tree Network," Analog
Integrated Circuits and Signal Processing, Volume 14, No. 1/2,
pp. 5358, September 1997.
 V. Adler and E. G. Friedman, "Delay
and Power Expressions for a CMOS Inverter
Driving a ResistiveCapacitive Load," Analog Integrated Circuits and
Signal Processing, Volume 14, No. 1/2, pp. 2939, September 1997.
 B. S. Cherkauer and E. G. Friedman, "A
Hybrid Radix4/Radix8 Low Power Signed Multiplier Architecture,"
IEEE Transactions on Circuits and Systems II: Analog and Digital Signal
Processing, Vol. CAS II44, No. 8, pp. 656659, August 1997.
 J. L. Neves and E.G. Friedman, "
Buffered Clock Tree Synthesis with NonZero Clock Skew Scheduling for
Increased Tolerance to Process Parameter Variations,"
Journal of VLSI Signal Processing, Volume 16, Numbers 2/3, pp.
149161, June/July 1997.
 K. Gaj, E. G. Friedman, and M. J. Feldman,"Timing
of MultiGigahertz Rapid Single Flux Quantum Digital Circuits,"
Journal of VLSI Signal Processing, Volume 16, Numbers 2/3, pp.
247276, June/July 1997.
 M. D. Hahm, E. G. Friedman, and E. L. Titlebaum, "A
Comparison of Analog and Digital Circuit Implementations of LowPower
Matched Filters for Use in Portable Wireless Communication Terminals,"
IEEE Transactions on Circuits and Systems II: Analog and Digital Signal
Processing, Vol. CAS II44, No. 6, pp. 498506, June 1997.
 K. Gaj, C.H. Cheah, E. G. Friedman, and M. J. Feldman,
"Functional Modeling of RSFQ Circuits Using Verilog HDL,"
IEEE Transactions on Applied Superconductivity, Vol. AS7,
No. 2, pp. 31513154, June 1997.
 Q. P. Herr, N. Vukovic, C. A. Mancini, K. Gaj, Q. Ke, V. Adler,
E. G. Friedman, A. Krasniewski, M. F. Bocko, and M. J. Feldman,
"Design and Low Speed Testing of a FourBit RSFQ
MultiplierAccumulator," IEEE Transactions on Applied
Superconductivity, Vol. AS7, No. 2, pp. 31683171, June 1997.
 V. Adler, C.H. Cheah, K. Gaj, D. K. Brock, and E. G. Friedman, "A
CadenceBased Design Environment for Single Flux Quantum Circuits,"
IEEE Transactions on Applied Superconductivity, Vol. AS7, No.
2, pp. 32943297, June 1997.
 T. Soyata, E. G. Friedman, and J. H. Mulligan,
Jr., "Incorporating
Interconnect, Register, and Clock Distribution Delays into the Retiming
Process," IEEE Transactions on ComputerAided Design of
Integrated Circuits and Systems, Vol. CAD16, No. 1, pp. 105120,
January 1997.
 J. L. Neves and E. G. Friedman,"
Design Methodology for Synthesizing Clock Distribution Networks
Exploiting NonZero Clock Skew," IEEE Transactions on Very Large
Scale Integration (VLSI) Systems,
Vol. VLSI4, No. 2, pp. 286291, June 1996.
 K. Gaj, E.G. Friedman,
M.J. Feldman, and A. Krasniewski,
"A Clock Distribution Scheme for Large RSFQ Circuits," IEEE
Transactions on Applied Superconductivity, Vol. AS5, No.2, pp.
33203324, June 1995.
 B. S. Cherkauer and E. G. Friedman,"
A Unified Design
Methodology for CMOS Tapered Buffers," IEEE Transactions on
Very Large Scale Integration (VLSI) Systems, Vol. VLSI3, No. 1,
pp. 99111, March 1995.
Abstract published in Microelectronics
Reliability, Volume 36, Number 4, pp. 557558, April 1996.
 B. S.
Cherkauer and E. G. Friedman, "Design
of Tapered Buffers with Local Interconnect Capacitance," IEEE Journal
of SolidState Circuits, Vol. SC30, No. 2, pp. 151155, February
1995.
 B. S. Cherkauer and E. G. Friedman, "
Channel Width Tapering of Serially Connected MOSFETs with Emphasis on
Power Dissipation,"IEEE Transactions on Very Large Scale
Integration (VLSI) Systems, Vol.
VLSI2, No. 1, pp. 100114, March 1994.
 E. G. Friedman, "
Latching Characteristics of a CMOS Bistable Register," IEEE
Transactions on Circuits and Systems I: Fundamental Theory and
Applications, Vol. CAS40, No. 12, pp. 902908, December 1993.
 E. G. Friedman, "
The Limiting Performance of a CMOS Bistable Register Based on
Waveform Considerations," International Journal of
Electronics, Volume 73, No. 2, pp. 371384, August 1992.
 E. G. Friedman and J. H. Mulligan, Jr., "
Pipelining of High Performance Synchronous Digital Systems,"
International Journal of Electronics, Volume 70, No. 5, pp.
917935, May 1991.
 E. G. Friedman and J. H. Mulligan, Jr., "
Clock Frequency and Latency in Synchronous Digital Systems,,"
IEEE Transactions on Signal Processing, Vol. SP39, No. 4, pp.
930934, April 1991.
 G. Yacoub, H. Pham, M. Ma, and E. G. Friedman, "
A System for Critical Path Analysis Based on Back Annotation and Distributed
Interconnect Impedance Models," Microelectronics Journal, Vol. 19,
No. 3, pp. 2130, May/June 1988.
 E. G. Friedman and S. Powell, "
Design and Analysis of a Hierarchical Clock Distribution System for
Synchronous Standard Cell/Macrocell VLSI," IEEE Journal of
SolidState Circuits, Vol. SC21, No. 2, pp. 240246, April
1986.
 E. G. Friedman, G. Yacoub, and S. Powell, "
A CMOS/SOS VLSI Design System," Journal of SemiCustom
ICs, Vol. 2, No. 4, pp. 511, June 1985.
 E. G. Friedman, "
Feedback in Silicon Compilers," IEEE Circuits and Devices,
Vol. 1, No. 3, pp. 1520, May 1985.
 S. Powell, E. Iodice, and E. Friedman, "
An Automated, Low Power, High Speed Complementary PLA Design System for
VLSI Applications," Microelectronics Journal, Vol. 15, No.
4, pp. 4754, July/August 1984.
 E. Friedman and G. Yacoub, "
A Two Level Metal, Software Compatible, CMOS/SOS Gate Array Family,"
Microelectronics Journal, Vol. 14, No. 6, pp. 117118,
November/December 1983.
Refereed Conference Papers
 N. Zhuldassov, R. Bairamkulov, and E. G. Friedman, "
"MultiTemperature
Zone Optimization of Cryogenic Systems," Proceedings of the Government
Microcircuit Applications and Critical Technology Conference,
March 2024.
 A. Ayes and E. G. Friedman, "
"Delay Generation Based on Differential
Sawtooth Waveforms for 3D Heterogeneous Integration," Proceedings of
the Government Microcircuit Applications and Critical Technology
Conference, March 2024.
 A. Mitrovic and E. G. Friedman, "
"Thermal Analysis Methodology for
Single Flux Quantum ICs," Proceedings of the Government Microcircuit
Applications and Critical Technology Conference, March 2024.
 A. J. Edwards, G. Krylov, J. S. Friedman, and E. G. Friedman, "
"Deep Neuromorphic Networks with Superconducting Single Flux Quanta,"
Proceedings of the Government Microcircuit Applications and Critical
Technology Conference, March 2024.
 A. Ayes and E. G. Friedman, "
Dual SawtoothBased Delay Locked Loops for Heterogeneous 3D Clock
Networks," Proceedings of the SystemsonChip Conference,
pp. 246  250, September 2023.
 T. Jabbari and E. G. Friedman, "Transmission Lines in VLSI Complexity
Single Flux Quantum Systems," Proceedings of the Photonics
and Electromagnetics Research Symposium (PIERS), pp. 1749  1759,
July 2023.
 T. Jabbari and E. G. Friedman, "AllJJ Logic Circuits Based on
Bistable JJs," Proceedings of the Applied Superconductivity Conference,
October 2022.
 T. Jabbari and E. G. Friedman, "Stripline Topologies for Flux Mitigation,"
Proceedings of the Applied Superconductivity Conference,
October 2022.
 T. Jabbari and E. G. Friedman, "VerilogA Model of SFS Bistable JJs,"
Proceedings of the Applied Superconductivity Conference,
October 2022.
 T. Jabbari and E. G. Friedman, "SFQ/DQFP Interface Circuits,"
Proceedings of the Applied Superconductivity Conference,
October 2022.
 I. Salameh, S. Kvatinsky, and E. G. Friedman, "
Superconductive Logic Using 2ϕ−Josephson Junctions with
Half Flux Quantum Pulses," Proceedings of the IEEE International
Symposium on Circuits and Systems, May 2022.
 N. Zhuldassov and E. G. Friedman, "
Converter Topologies for OnPackage Voltage Stacking,"
Proceedings of the IEEE International Symposium on
Circuits and Systems, pp. 546  550, May 2022.
 A. Qoutb and E. G. Friedman, "
Double Magnetic Tunnel JunctionBased Nonvolatile Logic,"
Proceedings of the IEEE International Symposium on Circuits and
Systems, pp. 311  315, May 2022.
 N. Zhuldassov and E. G. Friedman, "
Dynamic Logic Operating at Cryogenic Temperatures,"
Proceedings of the Government Microcircuit Applications & Critical
Technology Conference (GOMACTech), March 2022.
 R. Bairamkulov, A. Roy, E. G. Friedman, V. Srinivas, and M. Nagarajan, "
SPROUT  Smart Power ROUting Tool for BoardLevel Exploration and
Prototyping," Proceedings of the IEEE/ACM Design Automation Conference,
December 2021.
 G. Krylov and E. Friedman, "
Inductive Noise Coupling in Superconductive Passive Transmission
Lines," Proceedings of the IEEE International Midwest
Symposium on Circuits and Systems, pp. 727731, August 2021.
 A. Mitrovic and E. G. Friedman, "
MTJBased Dithering for Stochastic AnalogtoDigital Conversion,"
Proceedings of the IEEE International Symposium on Circuits and
Systems, May 2021.
 T. Jabbari and E. G. Friedman, "
Global Interconnects in VLSI Complexity Single Flux Quantum Systems,"
Proceedings of the ACM/IEEE International Workshop on SystemLevel
Interconnect Problems and Pathfinding, November 2020.
 T. Jabbari, G. Krylov, R. Karri, and E. Friedman
"Logic Locking in SFQ Technology," Proceedings of the Applied
Superconductivity Conference, October/November 2020.
 S. Whiteley, E. Mlinar, G. Krylov, T. Jabbari, E. Friedman, and J. Kawa,
"An SFQ Digital Circuit Technology with FullyPassive Transmission
Line Interconnect," Proceedings of the Applied Superconductivity
Conference, October/November 2020.
 G. Krylov and E. Friedman
"Partitioning of RSFQ Circuits for Current Recycling,"
Proceedings of the Applied
Superconductivity Conference, October/November 2020.
 T. Jabbari, G. Krylov, J. Kawa, E. Friedman,
"Splitter Trees in SFQ Circuits," Proceedings of the Applied
Superconductivity Conference, October/November 2020.
 T. Jabbari, E. G. Friedman, and J. Kawa "
HTree Clock Synthesis in RSFQ Circuits,"
Proceedings of the Baltic Electronics Conference,
October 2020.
 K. Xu and E. G. Friedman, "
Challenges in High Current OnChip Voltage Stacked Systems,"
Proceedings of the IEEE International Symposium on Circuits and
Systems, October 2020.
 A. Qoutb and E. G. Friedman, "
Spintronic/CMOSBased Thermal Sensors," Proceedings of the IEEE
International Symposium on Circuits and Systems, October 2020.
 G. Krylov and E. G. Friedman, "
Bias Distribution in ERSFQ VLSI Circuits," Proceedings of the IEEE
International Symposium on Circuits and Systems, October 2020.
 K. Xu, E. G. Friedman, M. Popovich, and G. Sizikov, "
Distributed Port Assignment for Extraction of Power Delivery Networks,"
Proceedings of the IEEE International Symposium on Circuits and
Systems, October 2020.
 R. Bairamkulov, E. G. Friedman, A. Roy, M. Nagarajan, and V. Srinivas,
"
GraphBased Power Network Routing for BoardLevel High Performance
Systems," Proceedings of the IEEE International Symposium on Circuits
and Systems, October 2020.
 N. Zhuldassov and E. G. Friedman, "
Cryogenic Dynamic Logic," Proceedings of the IEEE
International Symposium on Circuits and Systems, October 2020.
 B. Vaisband, A. Maurice, C. W. Tan, B. K. Tay, and E. G. Friedman, "
MultiBit CNT TSV for 3D ICs," Proceedings of the IEEE
International Symposium on Circuits and Systems, October 2020.
 T. Jabbari, G. Krylov, E. G. Friedman, S. Whiteley, and J. Kawa,
"Resonance Effects in Single Flux Quantum Interconnect," Proceedings
of the Government Microcircuit Applications & Critical Technology
Conference (GOMACTech), March 2020.
 G. Krylov and E. G. Friedman, "Bias Networks for High Complexity Energy
Efficient Single Flux Quantum Circuits," Proceedings of the Government
Microcircuit Applications & Critical Technology Conference (GOMACTech),
March 2020.
 A. Qoutb and E. G. Friedman, "
PMTJ Temperature Sensor Utilizing VCMA,"
Proceedings of the IEEE International Symposium on Circuits and
Systems, May 2019.
 T. Jabbari, G. Krylov, E. G. Friedman, S. Whiteley, J. Kawa, and E. G.
Friedman, "
Global Signaling for Large Scale RSFQ Circuits," Proceedings
of the Government Microcircuit Applications & Critical Technology Conference
(GOMACTech), March 2019.
 T. Jabbari, G. Krylov, S. Whiteley, E. Mlinar, J. Kawa, and E. G. Friedman,
"Interconnect Routing for Large Scale RSFQ Circuits," Proceedings of the
Applied Superconductivity Conference, October/November 2018.
 G. Krylov and E. G. Friedman, "Sense Amplifier for SpinBased Cryogenic
Memory Cell," Proceedings of the Applied Superconductivity Conference,
October/November 2018.
 G. Krylov and E. G. Friedman, "GALS Clocking and Shared Interconnect for
Large Scale SFQ Systems," Proceedings of the Applied Superconductivity
Conference, October/November 2018.
 G. Krylov and E. G. Friedman, "Compact Model of
SuperconductorFerromagnetic Transistor," Proceedings of the Applied
Superconductivity Conference, October/November 2018.
 A. Ciprut and E. G. Friedman, "
Hybrid Write Bias Scheme for NonVolatile Resistive Crossbar Arrays,"
Proceedings of the IEEE International Symposium on Circuits and
Systems, May 2018.
 G. Krylov and E. G. Friedman, "
Behavioral VerilogA Model of SuperconductorFerromagnetic Transistor,"
Proceedings of the IEEE International Symposium on Circuits and
Systems, May 2018.
 R. Bairamkulov, K. Xu, E. G. Friedman, M. Popovich, J. Ochoa, and
V. Srinivas, "
Versatile Framework for Power Delivery Exploration," Proceedings of
the IEEE International Symposium on Circuits and Systems, May 2018.
 A. G. Qtoub and E. G. Friedman, "
MTJ Magnetization Switching Mechanisms for IoT Applications,"
Proceedings of the ACM/IEEE Great Lakes Symposium on VLSI,
pp. 347  352, May 2018.
 A. Ciprut and E. G. Friedman, "
On the Write Energy of NonVolatile Resistive Crossbar Arrays with
Selectors," Proceedings of the IEEE International Symposium
on Quality Electronic Design, March 2018.
 K. Xu, B. Vaisband, G. Sizikov, X. Li, and E. G. Friedman, "
Distributed Sinusoidal Resonant Converter with High StepDown Ratio,"
Proceedings of the Electrical Performance of Electronic Packaging and
Systems, October 2017.
 A. Ciprut and E. G. Friedman, "
On the Stability of Distributed OnChip Low Dropout Regulators,"
Proceedings of the IEEE International Midwest Symposium on Circuits
and Systems, pp. 217  220, August 2017.
 E. G. Friedman, "
Compact Models of Magnetic Tunnel Junctions,"
Proceedings of the 2017 Stephen and Sharon Seiden Frontiers in
Engineering & Science Workshop: Beyond CMOS: From Devices to Systems,
pp, 1213, June 2017.
 G. Krylov and E. G. Friedman, "
Test Point Insertion for RSFQ Circuits," Proceedings of the IEEE
International Symposium on Circuits and Systems, pp. 2022  2025,
May 2017.
 B. Vaisband and E. G. Friedman, "
Hybrid Energy Harvesting in 3D IC IoT Devices," Proceedings
of the IEEE International Symposium on Circuits and Systems,
pp. 2573  2576, May 2017.
 Y. Zhang, X. Wang, Y. Li, and E. G. Friedman, "Memristive Model for
Synaptic Circuits" Proceedings of the IEEE International Symposium on
Circuits and Systems, p. 232, May 2017.
 I. Vaisband and E. G. Friedman, "
PassivityBased Automated Design of Stable MultiFeedback Power Delivery
Systems," Proceedings of the Government Microcircuit Applications
& Critical Technology Conference (GOMACTech), March 2017.
 B. Vaisband and E. G. Friedman, "
3D ICs as a Platform for IoT Devices,"
Proceedings of the Government Microcircuit Applications & Critical
Technology Conference (GOMACTech), March 2017.
 B. Vaisband and E. G. Friedman, "
Noise Coupling in TSVBased Heterogeneous 3D ICs," Proceedings
of the Government Microcircuit Applications & Critical Technology
Conference (GOMACTech), March 2017.
 M. Kazemi, G. E. Rowlands, S. Shi, R. A. Buhrman, and E. Friedman, "
"AllSpinOrbit Switching of Perpendicular Magnetization, Proceedings
of the 61st Annual Conference on Magnetism and Magnetic Materials,
p. 657, October/November 2016.
 R. Patel, P. Raghavan and E. G. Friedman, "
Power Noise in 14, 10, and 7 nm FinFET CMOS Technologies," Proceedings
of the IEEE Symposium on Circuits and Systems, May 2016.
 A. Ciprut and E. G. Friedman, "
Design Models of Resistive Crossbar Arrays with Selector Devices,"
Proceedings of the IEEE Symposium on Circuits and Systems, May 2016.
 B. Vaisband and E. G. Friedman, "
Layer Ordering to Minimize TSVs in Heterogeneous 3D ICs,"
Proceedings of the IEEE Symposium on Circuits and Systems,
pp. 1926  1929, May 2016.
 R. Patel, K. Xu, E. G. Friedman, and P. Raghavan, "
Exploratory Power Noise Models of Standard Cell 14, 10, and 7 nm FinFET
ICs," Proceedings of the ACM/IEEE Great Lakes Symposium on
VLSI, May 2016.
 Y. Bai, Y. Song, M. Bojnordi, A. Shapiro, E. Ipek, E. G. Friedman,
"
Architecting a MOS Current Mode Logic (MCML) Processor for Fast, Low Noise
and EnergyEfficient Computing in the NearThreshold Regime,"
Proceedings of the IEEE International Conference of Computer Design,
pp. 556  563, October 2015.
 K. Xu and E. G. Friedman, "
Inductive Coupling Effects in Large TSV Arrays," Proceedings of
the IEEE Symposium on Circuits and Systems, pp. 2888  2891, May 2015.
 B. Vaisband and E. G. Friedman, "
3D Floorplanning Algorithm to Minimize Thermal Interactions,"
Proceedings of the IEEE Symposium on Circuits and Systems,
pp. 2133  2136, May 2015.
 I. Richter, K. Pas, X. Guo, R. Patel, J. Liu, E. Ipek, and E. G. Friedman,
"
Memristive Accelerator for Extreme Scale Linear Solvers," Proceedings
of the Government Microcircuit Applications & Critical Technology Conference
(GOMACTech), March 2015.
 S. Kvatinsky, Y. H. Nacson, Y. Etsion, A. Kolodny, U. C. Weiser,
R. Patel, and E. G. Friedman, "
Memristive Multistate Pipeline Register," Proceedings of the IEEE
International Workshop on Cellular Nanoscale Networks and their Applications,
pp. 12, July 2014.
 R. Patel and E. G. Friedman, "
SubCrosspoint RRAM Decoding for Improved Area Efficiency,"
Proceedings of the ACM/IEEE International Symposium on Nanoscale
Architectures, pp. 98  103, July 2014.
 I. Vaisband and E. G. Friedman, "
Dynamic Power Management with Power NetworkonChip," Proceedings
of the IEEE International NEWCAS Conference, pp. 225  228, June 2014.
 I. Vaisband and E. G. Friedman, "
Power Network OnChip for Scalable Power Delivery," Proceedings
of the ACM/IEEE International Workshop on System Level Interconnect
Prediction, June 2014.
 R. Patel, E. Ipek, and E. G. Friedman, "
Field Driven STTMRAM Cell for Reduced Switching Latency and Energy,"
Proceedings of the IEEE Symposium on Circuits and Systems,
pp. 2173  2176, June 2014.
 I. Vaisband and E. G. Friedman, "
Computationally Efficient Clustering of Power Supplies in Heterogeneous
Real Time Systems," Proceedings of the IEEE Symposium on Circuits
and Systems, pp. 1628  1631, June 2014.
 B. Vaisband and E. G. Friedman, "
Thermal Conduction Path Analysis in 3D ICs," Proceedings of
the IEEE Symposium on Circuits and Systems, pp. 594  597,
June 2014.
 E. Ipek and E. G. Friedman, "
Resistive Memory Based Acceleration of DataIntensive Computing,"
Proceedings of the Government Microcircuit Applications & Critical
Technology Conference (GOMACTech), pp. 591  594, March 2014.
 I. Savidis and E. G. Friedman, "
Thermal Coupling in TSVBased 3D Integrated Circuits," Proceedings
of the Workshop on 3D Integration, Design, Automation & Test in Europe
Conference, March 2014.
 S. Kvatinsky, A. Kolodny, U. Weiser, and E. G. Friedman, "
Memory Intensive Computing," Proceedings of the NonVolatile Memories
Workshop (NVMW), March 2014.
 S. Kvatinsky, E. G. Friedman, A. Kolodny, and U. Weiser, "
Memristors  Not Just Memory," Proceedings of the Workshop on Memristor
Technology, Design, Automation and Computing (MemTDAC), January 2014.
 B. Vaisband and E. G. Friedman, "
Analysis of Thermal Paths in 3D Structures," Proceedings of
the 37th Annual IEEE EDS/CAS Activities in Western New York Conference,
p. 6, November 2013.
 R. Patel and E. G. Friedman, "
FieldEnhanced STTMRAM Switching for Reduced Write Latency and Energy,"
Proceedings of the 37th Annual IEEE EDS/CAS Activities in Western New York
Conference, p. 14, November 2013.
 A. Shapiro and E. G. Friedman, "
Power Efficiency of 14 nm MCML Near Threshold Circuits," Proceedings
of the 37th Annual IEEE EDS/CAS Activities in Western New York Conference,
p. 16, November 2013.
 A. Shapiro and E. G. Friedman, "
Performance Characteristics of 14 nm Near Threshold MCML Circuits,"
Proceedings of the IEEE SOI3DSubthreshold Microelectronics Technology
Unified Conference, October 2013.
 Q. Guo, X. Guo, R. Patel, E. Ipek, and E. G. Friedman, "
ACDIMM: Associative Computing with STTMRAM," Proceedings of the
International Symposium on Computer Architecture, pp. 189  200, June 2013.
 S. Kose, I. Vaisband, and E. G. Friedman, "
Digitally Controlled Wide Range Pulse Width Modulator for OnChip Power
Supplies," Proceedings of the IEEE Symposium on Circuits and Systems,
pp. 2251  2254, May 2013.
 S. Kose, E. G. Friedman, R. M. Secareanu, and O. Hartin, "
Current Profile of a Microcontroller to Determine Electromagnetic Emissions,"
Proceedings of the IEEE Symposium on Circuits and Systems, pp.
2650  2653, May 2013.
 S. Kose and E. G. Friedman, "
Design Methodology to Distribute OnChip Power in Next Generation
Integrated Circuits," Proceedings of the IEEE Convention of
Electrical and Electronics Engineers in Israel, pp. 1  4,
November 2012.
 S. Kvatinsky, K. Talisveyberg, D. Fliter, A. Kolodny, U. C. Weiser, and E. G. Friedman, "
Models of Memristors for SPICE Simulations," Proceedings of the
IEEE Convention of Electrical and Electronics Engineers in Israel,
pp. 1832  1835, November 2012.
 S. Kose and E. G. Friedman, "
Distributed Power Delivery for Energy Efficient and Low Power Systems,"
Proceedings of the Asilomar Conference, pp. 757 761, November 2012.
 R. Patel and E. G. Friedman, "
Arithmetic Encoding for Memristive MultiBit Storage," Proceedings
of the IFIP/IEEE VLSI  SOC Conference, pp. 99  104, October 2012.
 R. Patel, E. Ipek, and E. G. Friedman, "
STTMRAM Memory Cells with Enhanced On/Off Ratio," Proceedings
of the IEEE International SoC Conference, pp. 148  152, September
2012.
 S. Kvatinsky, N. Wald, G. Satat, A. Kolodny, U. C. Weiser, and
E. G. Friedman, "
MRL  Memristor Ratioed Logic," Proceedings of the
IEEE International Workshop on Cellular Nanoscale Networks and their
Applications, pp. 1  6, August 2012.
 S. Kvatinsky, E. G. Friedman, A. Kolodny, and U. C. Weiser, "
The Desired Memristor for Circuit Designers,"
Proceedings of the Natures Conference, Frontiers in Electronic
Materials: Correlation Effects and Memristive Phenomena, p. 187,
June 2012.
 B. Ciftcioglu, J. Gao, R. Berman, M. Jain, D. Moore, G. Wicks,
M. Huang, E. G. Friedman, and H. Wu, "
Recent Progress on 3D Integrated IntraChip FreeSpace Optical
Interconnect," Proceedings of the IEEE Optical Interconnects
Conference, pp. 56  57, May 2012.
 I. Vaisband, E. Friedman, R. Ginosar, and A. Kolodny, "
Energy Metrics for Power Efficient Crosslink and Mesh Topologies,"
Proceedings of the IEEE Symposium on Circuits and Systems,
pp. 1656  1659, May 2012.
 R. Jakushokas and E. G. Friedman, "
Link Breaking Methodology: Mitigating Noise within Power Networks,"
Proceedings of the ACM/IEEE Great Lakes Symposium on VLSI,
pp. 129  134, May 2012.
 I. Savidis and E. G. Friedman, "
Test Circuits for 3D System Integration,"
Proceedings of the Government Microcircuit Applications & Critical
Technology Conference (GOMACTech), pp. 181  184, March 2012.
 S. Kose, S. Pinzon, B. McDermott, S. Tam, and E. G. Friedman, "
An Area Efficient OnChip Hybrid Voltage Regulator," Proceedings
of the IEEE International Symposium on Quality Electronic Design,
pp. 398  403, March 2012.
 H. Wu, B. Ciftcioglu, R. Berman, S. Wang, J. Hu, I. Savidis, M. Jain,
D. Moore, M. Huang, E. G. Friedman, and G. Wicks, "
ChipScale Demonstration of 3D Integrated IntraChip FreeSpace Optical
Interconnect," Proceedings of SPIE, Optoelectronic Integrated Circuits
XIV, Vol. 8265, 82650C110, February 2012.
 S. Kvatinsky, E. G. Friedman, A. Kolodny, and U. C. Weiser, "
Memristorbased IMPLY Logic Design Flow," Proceedings of the IEEE
International Conference on Computer Design, pp. 142  147, October 2011.
 S. Kose and E. G. Friedman, "
Fast Algorithms for IR Voltage Drop Analysis
Exploiting Locality" Proceedings of the IEEE/ACM Design Automation
Conference, pp. 996  1001, June 2011.
 S. Kose and E. G. Friedman, "
Distributed Power Network CoDesign with OnChip Power Supplies and
Decoupling Capacitors," Proceedings of the Workshop on System Level
Interconnect Prediction, June 2011.
 I. Savidis, V. Pavlidis, and E. G. Friedman, "
Clock Distribution Models of 3D Integrated Systems," Proceedings
of the IEEE International Symposium on Circuits and Systems, pp.
2225  2228, May 2011.
 S. Kvatinsky, E. G. Friedman, A. Kolodny, and U. C. Weiser, "
Memristors and Related Applications," Proceedings of the International Conference of the Israeli Semiconductor Industry (ChipEx), May 2011.
 I. Savidis, S. Kose, and E. G. Friedman, "
Power Grid Noise in TSVBased 3D Integrated Systems,"
Proceedings of the Government Microcircuit Applications &
Critical Technology Conference (GOMACTech), pp. 129  132,
March 2011.
 G. Sizikov, A. Kolodny, E. G. Friedman, and M. Zelikson, "
Efficiency Optimization of Integrated DCDC Buck Converters,"
Proceedings of the IEEE International Conference on Electronics,
Circuits and Systems, pp. 1215  1218, December 2010.
 B. Ciftcioglu, R. Berman, J. Zhang, Z. Darling, A. Garg, J. Hu,
M. Jain, P. Liu, I. Savidis, S. Wang, J. Xue, E. Friedman, M. Huang,
D. Moore, G. Wicks, and H. Wu, "
Initial Results of Prototyping a 3D Integrated IntraChip FreeSpace
Optical Interconnect," Proceedings of the Workshop on the
Interaction between Nanophotonic Devices and Systems (WINDS 2010),
December 2010.
 S. Kvatinsky, E. G. Friedman, A. Kolodny, and L. Schachter, "
Power Grid Analysis Based on a Macro Circuit Model,"
Proceedings of the IEEE 26th Convention of Electrical and Electronics
Engineers in Israel, pp. 708  712, November 2010.
 G. Sizikov, A. Kolodny, E. G. Friedman, and M. Zelikson, "
Frequency Dependent Efficiency Model of OnChip DCDC Buck
Converters," Proceedings of the IEEE 26th Convention of
Electrical and Electronics Engineers in Israel, pp. 651  654,
November 2010.
 E. G. Friedman, "
Small Area Power Converter for Application to Distributed OnChip Power
Delivery," Proceedings of the 2nd International Workshop on Power
Supply On Chip, p. 41, October 2010.
 S. Kose and E. G. Friedman, "
Simultaneous CoDesign of Distributed OnChip Power Supplies and
Decoupling Capacitors," Proceedings of the IEEE International
SoC Conference, pp. 15  18, September 2010.
 J. Xue, A. Garg, B. Ciftcioglu, J. Hu, S. Wang, I. Savidis, M. Jain,
R. Berman, P. Liu, M. Huang, H. Wu, E. Friedman, G. Wicks, and D. Moore, "
An IntraChip FreeSpace Optical Interconnect," Proceedings of the
ACM/IEEE International Symposium on Computer Architecture (ISCA), pp.
94  105, June 2010.
 S. Kose and E. G. Friedman, "
An Area Efficient Fully Monolithic Hybrid Voltage Regulator,"
Proceedings of the IEEE International Symposium on Circuits and Systems,
pp. 2718  2721, May/June 2010.
 S. Kose and E. G. Friedman, "
Fast Algorithms for Power Grid Analysis Based on Effective Resistance,"
Proceedings of the IEEE International Symposium on Circuits and Systems,
pp. 3661  3664, May/June 2010.
 R. Jakushokas, E. Salman, E. G. Friedman, R. M. Secareanu, O. L. Hartin,
and C. L. Recker, "
Compact Substrate Models For Efficient Noise Coupling and Signal Isolation
Analysis," Proceedings of the IEEE International Symposium on Circuits
and Systems, pp. 2346  2349, May/June 2010.
 R. Jakushokas and E. G. Friedman, "
Globally Integrated Power and Clock Distribution Network," Proceedings
of the IEEE International Symposium on Circuits and Systems, pp. 1751 
1754, May/June 2010.
 R. Jakushokas and E. G. Friedman, "
Methodology for MultiLayer Interdigitated Power and Ground Network
Design," Proceedings of the IEEE International Symposium on Circuits
and Systems, pp. 3208  3211, May/June 2010.
 R. Jakushokas and E. G. Friedman, "
Line Width Optimization for Interdigitated Power/Ground Networks,"
Proceedings of the ACM/IEEE Great Lakes Symposium on VLSI,
pp. 329  334, May 2010.
 A. Abdelhadi, A. Kolodny, R. Ginosar, and E. G. Friedman,
"
TimingDriven VariationAware Nonuniform Clock Mesh Synthesis,"
Proceedings of the ACM/IEEE Great Lakes Symposium on VLSI,
pp. 15  20, May 2010.
 E. Salman and E. G. Friedman, "
Methodology to Achieve Higher Tolerance to Delay Variations in
Synchronous Circuits," Proceedings of the ACM/IEEE Great
Lakes Symposium on VLSI, pp. 447  452, May 2010.
 S. Kose and E. G. Friedman, "
OnChip PointofLoad Voltage Regulator for Distributed Power
Supplies," Proceedings of the ACM/IEEE Great Lakes Symposium
on VLSI, pp. 377  380, May 2010.
 E. Salman and E. G. Friedman, "
Reducing Delay Uncertainty in Deeply Scaled Integrated Circuits Using
Interdependent Timing Constraints," Proceedings of the
International Workshop on Timing Issues in the Specification and
Synthesis of Digital Systems (Tau), pp. 77  82, March 2010.
 J. Xue, A. Garg, B. Ciftcioglu, S. Wang, I. Savidis, J. Hu,
M. Jain, M. Huang, H. Wu, E. G. Friedman, G. W. Wicks, and D. Moore, "
An IntraChip FreeSpace Optical Interconnect," Proceedings of
the 3rd Workshop on Chip Multiprocessor Memory Systems and
Interconnects (CMPMSI) in conjunction with the International
Symposium on Computer Architecture, June 2009.
 R. Jakushokas and E. G. Friedman, "
Minimizing Noise via Shield and Repeater Insertion," Proceedings
of the IEEE International Symposium on Circuits and Systems,
pp. 2265  2268, May 2009.
 S. Kose, E. Salman, and E. G. Friedman, "
Shielding Methodologies in the Presence of Power/Ground Noise,"
Proceedings of the IEEE International Symposium on Circuits and
Systems, pp. 2277  2280, May 2009.
 E. Salman, R. Jakushokas, E. G. Friedman, R. M. Secareanu, and
O L. Hartin, "
Contact Merging Algorithm for Efficient Substrate Noise Analysis in
Large Scale Circuits," Proceedings of the ACM/IEEE Great Lakes
Symposium on VLSI, pp. 9 14, May 2009.
 I. Vaisband, R. Ginosar, A. Kolodny, and E. G. Friedman, "
Power Efficient TreeBased Crosslinks for Skew Reduction," Proceedings
of the ACM/IEEE Great Lakes Symposium on VLSI, pp. 285  290, May
2009.
 R. Jakushokas and E. G. Friedman, "
Simultaneous Shield and Repeater Insertion," Proceedings of
the ACM/IEEE Great Lakes Symposium on VLSI, pp. 15  19, May 2009.
 I. Savidis, E. G. Friedman, V. F. Pavlidis, and G. De Micheli, "
Clock and Power Distribution Networks for 3D Integrated Circuits,"
Proceedings of the Workshop on 3D Integration, Design, Automation
& Test in Europe Conference, March 2009.
 J. Rosenfeld and E. G. Friedman, "
OnChip DCDC Converters for ThreeDimensional ICs,"
Proceedings of the IEEE International Symposium on Quality
Electronic Design, pp. 759  764, March 2009.
 V. F. Pavlidis, I. Savidis, and E. G. Friedman, "
Clock Distribution Architectures for 3D SOI Integrated Circuits,"
Proceedings of the IEEE International SOI Conference, pp. 111112,
October 2008.
 D. Velenis, M. C. Papaefthymiou and E. G. Friedman, "
Physical Design for Reduced Delay Uncertainty in High Performance
Clock Distribution Networks," Proceedings of the IFIP/IEEE
VLSI  SOC Conference, pp. 531534, October 2008.
 V. F. Pavlidis, I. Savidis, and E. G. Friedman, "
Clock Distribution Networks for 3D Integrated Circuits,"
Proceedings of the IEEE Custom Integrated Circuits Conference,
pp. 651654, September 2008.
 A. Lavzin, M. Kozak, and E. G. Friedman, "
A HigherOrder MismatchShaping Method for MultiBit SigmaDelta
Modulators," Proceedings of the IEEE International SoC
Conference, pp. 267270, September 2008.
 M. Popovich and E. G. Friedman, "
Nanoscale OnChip Decoupling Capacitors," Proceedings of the
IEEE International SoC Conference, pp. 5154, September 2008.
 S. Kose, E. Salman, Z. Ignjatovic, and E. G. Friedman,
"
PseudoRandom Clocking to Enhance Signal Integrity," Proceedings
of the IEEE International SoC Conference, pp. 4750, September
2008.
 E. Salman and E. G. Friedman, "
Methodology for Placing Localized Guard Rings to Reduce Substrate Noise
in MixedSignal Circuits," Proceedings of the Fourth Conference
on PhD Research on Microelectronics and Electronics (PRIME 08),
pp. 8588, June 2008.
 G. Chen and E. G. Friedman, "
Transient Simulation of OnChip Transmission Lines via Exact Pole
Extraction," Proceedings of the IEEE International Symposium
on Circuits and Systems, pp. 2757  2760, May 2008.
 E. Salman, E. G. Friedman, R. M. Secareanu, and O L. Hartin,
"
Equivalent Rise Time for Resonance in Power/Ground Noise Estimation,"
Proceedings of the IEEE International Symposium on Circuits and
Systems, pp. 2422  2425, May 2008.
 I. Savidis and E. G. Friedman, "
Electrical Characterization and Modeling of 3D Vias,"
Proceedings of the IEEE International Symposium on Circuits and
Systems, pp. 784  787, May 2008.
 E. Salman, R. Jakushokas, E. G. Friedman, R. M. Secareanu,
and O. L. Hartin, "
Input Port Reduction for Efficient Substrate Extraction in Large Scale
IC's," Proceedings of the IEEE International Symposium on
Circuits and Systems, pp. 376  379, May 2008.
 A. Morgenshtein, E. G. Friedman, R. Ginosar, and A. Kolodny, "
Timing Optimization in Logic with Interconnect," Proceedings of
the ACM/IEEE International Workshop on System Level Interconnect
Prediction, pp. 19  26, April 2008.
 E. Salman, E. G. Friedman, R. M. Secareanu, and O L. Hartin, "
Dominant Substrate Noise Coupling Mechanism for Multiple Switching
Gates," Proceedings of the IEEE International Symposium on
Quality Electronic Design, pp. 261  266, March 2008.
 M. Popovich, E. G. Friedman, R. Secareanu, and O. L. Hartin, "
Efficient Placement of Distributed OnChip Decoupling Capacitors in
Nanoscale ICs," Proceedings of the IEEE International Conference
on ComputerAided Design, pp. 811  816, November 2007.
 G. Chen, H. Chen, M. Haurylau, N. A. Nelson, D. H. Albonesi,
P. M. Fauchet, and E. G. Friedman, "
OnChip Optical Interconnects: Challenges and Critical
Directions," Proceedings of the European Optical Society
Topical Meeting on Optical Microsystems, p. 97, October 2007.
 G. Chen, H. Chen, M. Haurylau, N. Nelson, D. Albonesi, P. Fauchet,
and E. G. Friedman, "
OnChip Optical Interconnect for Reduced Delay Uncertainty,"
Proceedings of NanoNet, September 2007.
 J. Rosenfeld and E. G. Friedman, "
QuasiResonant Interconnects: A Low Power Design Methodology,"
Proceedings of the IEEE International Symposium on Circuits and
Systems, pp. 641  644, May 2007.
 E. Salman, E. G. Friedman, R. M. Secareanu, and O. L. Hartin, "
Substrate Noise Reduction Based on Noise Aware Cell Design,"
Proceedings of the IEEE International Symposium on Circuits and
Systems, pp. 3227  3230, May 2007.
 J. Rosenfeld and E. G. Friedman, "
Low Power QuasiResonant Interconnects," Proceedings of the 30th
Annual IEEE EDS/CAS Activities in Western New York Conference,
November 2006.
 J. Zhang, M. Haurylau, H. Chen, G. Chen, N. A. Nelson, D. H.
Albonesi, E. G. Friedman, and P. M. Fauchet, "
A SemiAnalytical Simulation Model for Capacitor Based EO
Modulators," Proceedings of the 90th OSA Annual Meeting,
Frontiers in Optics, paper FWO2, October 2006.
 E. Salman, E. G. Friedman, and R. M. Secareanu, "
Substrate and Ground Noise Interactions in MixedSignal
Circuits," Proceedings of the IEEE International SOC
Conference, pp. 293296, September 2006.
 V. F. Pavlidis and E. G. Friedman, "
3D Topologies for NetworksonChip," Proceedings of the
IEEE International SOC Conference, pp. 285288, September
2006.
 G. Chen, H. Chen, M. Haurylau, N. A. Nelson, D. H. Albonesi,
P. M. Fauchet, and E. G. Friedman, "
OnChip CopperBased vs. Optical
Interconnects: Delay Uncertainty, Latency, Power, and
Bandwidth Density Comparative Predictions," Proceedings
of the IEEE International Interconnect Technology
Conference, pp. 3941, June 2006.
 V. Pavlidis and E. G. Friedman, "
Via Placement for Minimum Interconnect Delay in ThreeDimensional
(3D) Circuits," Proceedings of the IEEE International Symposium
on Circuits and Systems, pp. 45874590, May 2006.
 J. Rosenfeld and E. G. Friedman, "
Design Methodology for Global Resonant HTree Clock Distribution
Networks," Proceedings of the IEEE International Symposium on
Circuits and Systems, pp. 20732076, May 2006.
 G. Chen and E. G. Friedman, "
Effective Capacitance of RLC Loads for Estimating ShortCircuit
Power," Proceedings of the IEEE International Symposium on
Circuits and Systems, pp. 20652068, May 2006.
 M. Sotman, A. Kolodny, M. Popovich, and E. G. Friedman, "
OnDie Decoupling Capacitance: Frequency Domain Analysis of Activity
Radius," Proceedings of the IEEE International Symposium on
Circuits and Systems, 489492, May 2006.
 M. A. ElMoursy and E. G. Friedman, "
Optimum Wire Tapering for Minimum Power Dissipation in RLC
Interconnects," Proceedings of the IEEE International Symposium
on Circuits and Systems, pp. 485488, May 2006.
 M. Popovich, E. G. Friedman, M. Sotman, A. Kolodny, and
R. M. Secareanu "
Maximum Effective Distance of OnChip Decoupling Capacitors in Power
Distribution Grids," Proceedings of the ACM/IEEE Great Lakes
Symposium on VLSI, pp. 173179, April/May 2006.
 J. Rosenfeld and E. G. Friedman, "
Sensitivity Evaluation of Global Resonant HTree Clock Distribution
Networks," Proceedings of the ACM/IEEE Great Lakes Symposium on
VLSI, pp. 192197, April/May 2006.
 E. Salman, A. Dasdan, F. Taraporevala, K. Kucukcakar, and
E. G. Friedman, "
Pessimism Reduction in Static Timing Analysis Using Interdependent
Setup and Hold Times," Proceedings of the IEEE International
Symposium on Quality Electronic Design, pp. 159164, March 2006.
 M. Sotman, M. Popovich, A. Kolodny, and E. Friedman, "
"Leveraging Symbiotic OnDie Decoupling Capacitance,"
Proceedings of the IEEE Topical Meeting on Electrical Performance
of Electronic Packaging (EPEP), pp. 111114, October 2005.
 M. Haurylau, H. Chen, J. Zhang, G. Chen, N. A. Nelson, D. H.
Albonesi, E. G. Friedman, and P. M. Fauchet, "
OnChip Optical Interconnect Roadmap: Challenges and Critical
Directions," Proceedings of the IEEE International Conference
on Group IV Photonics, pp. 1719, September 2005.
 M. Popovich, E. G. Friedman, R. Secareanu, and O. L. Hartin, "
"OnChip Power Noise Reduction Techniques in High Performance SoCBased
Integrated Circuits," Proceedings of the IEEE International SOC
Conference, pp. 309312, September 2005.
 V. Kursun, G. Schrom, V. K. De, E. G. Friedman, and S. G.
Narendra, "
Cascode Buffer for Monolithic Voltage Conversion Operating
at High Input Supply Voltages," Proceedings of the IEEE
International Symposium on Circuits and Systems, pp. 464467,
May 2005.
 G. Chen and E. G. Friedman, "
A Fourier SeriesBased RLC Interconnect Model for Periodic
Signals," Proceedings of the IEEE International Symposium on
Circuits and Systems, pp. 41264129, May 2005.
 G. Chen, H. Chen, M. Haurylau, N. Nelson, D. Albonesi, P. M.
Fauchet, and E. G. Friedman, "
Electrical and Optical OnChip Interconnects in Scaled
Microprocessors," Proceedings of the IEEE
International Symposium on Circuits and Systems, pp. 25142517,
May 2005.
 G. Chen and E. G. Friedman, "
Low Power Repeater Driving RLC Interconnect with Delay and
Bandwidth Constraints," Proceedings of the IEEE International
Symposium on Circuits and Systems, pp. 596599, May 2005.
 M. Popovich and E. G. Friedman, "
Noise Coupling in MultiVoltage
Power Distribution Systems with Decoupling Capacitors," Proceedings
of the IEEE International Symposium on Circuits and Systems, pp.
620623, May 2005.
 R. M. Secareanu, S. K. Banerjee, O. Hartin, V. Fernandez, and
E. G. Friedman, "
Managing Substrate and Interconnect Noise from High Performance
Repeater Insertion in a MixedSignal Environment," Proceedings
of the IEEE International Symposium on Circuits and Systems, pp.
612615, May 2005.
 V. Pavlidis and E. G. Friedman, "
Interconnect Delay Minimization through Interlayer Via Placement in 3D
ICs," Proceedings of the ACM Great Lakes Symposium on VLSI,
pp. 2025, April 2005.
 M. Popovich, E. G. Friedman, M. Sotman, and A. Kolodny, "
OnChip Power Distribution Grids with Multiple Supply Voltages for High
Performance Integrated Circuits," Proceedings of the ACM Great
Lakes Symposium on VLSI, pp. 27, April 2005 (received best student
paper award for GLSVLSI 2005).
 G. Chen, H. Chen, M. Haurylau, N. Nelson, D. Albonesi, P. M.
Fauchet, and E. G. Friedman, "
Predictions of CMOS Compatible OnChip Optical Interconnect,"
Proceedings of the ACM/IEEE International Workshop on System Level
Interconnect Prediction, pp. 1320, April 2005.
 M. Popovich and E. G. Friedman, "
Noise Aware Decoupling Capacitors for MultiVoltage Power Distribution
Systems," Proceedings of the IEEE International Sympoisum of
Quality Electronic Design, pp. 334339, March 2005.
 N. Nelson, G. Briggs, M. Haurylau, G. Chen, H. Chen, D. H.
Albonesi, E. G. Friedman, and P. M. Fauchet, "
Alleviating Thermal Constraints While Maintaining Performance Via
SiliconBased OnChip Optical Interconnects," Proceedings of
the Workshop on Unique Chips and Systems (UCAS1), pp. 4552,
March 2005.
 J. Rosenfeld, M. Kozak, and E. G. Friedman, "
A BulkDriven CMOS OTA with 68 dB DC Gain," Proceedings of the
IEEE International Conference on Electronics, Circuits and Systems,
pp. 58, December 2004.
 B. ShemTov, M. Kozak, and E. G. Friedman, "
A 250 MHz DeltaSigma Modulator for Low Cost Ultrasound/Sonar
Beamforming Applications," Proceedings of the IEEE International
Conference on Electronics, Circuits and Systems, pp. 113116,
December 2004.
 M. Popovich and E. G. Friedman, "
Impedance Characteristics of Decoupling Capacitors in MultiPower
Distribution Systems," Proceedings of the IEEE International
Conference on Electronics, Circuits and Systems, pp. 160163,
December 2004.
 E. G. Friedman, "
Challenges in Ultra Submicrometer High Performance VLSI Circuits,"
Proceedings of the IEEE International Conference on Electronics,
Circuits and Systems, p. 238, December 2004.
 D. Velenis, R. Sundaresha, and E. G. Friedman, "
Buffer Sizing for Delay Uncertainty Induced by Process Variations,"
Proceedings of the IEEE International Conference on Electronics,
Circuits and Systems, pp. 415418, December 2004.
 B. ShemTov, M. Kozak, and E. G. Friedman, "
A HighSpeed CMOS OpAmp Design Technique using Negative Miller
Capacitance," Proceedings of the IEEE International Conference
on Electronics, Circuits and Systems, pp. 623626, December 2004.
 M. Popovich and E. G. Friedman, "
Decoupling Capacitors for Power Distribution Systems with Multiple
Power Supplies," Proceedings of the 28th Annual IEEE EDS/CAS
Activities in Western New York Conference, p. 9, November
2004.
 D. Velenis and E. G. Friedman, "
Buffer Sizing for Crosstalk Induced Delay Uncertainty,"
Proceedings of the International Workshop on Power and Timing
Modeling, Optimization, and Simulation, pp. 750759, September
2004.
 M. Popovich and E. G. Friedman, "
Decoupling Capacitors for Power Distribution Systems with Multiple
Power Supply Voltages," Proceedings of the IEEE International
SOC Conference, pp. 331334, September 2004.
 G. Chen and E. G. Friedman, "
Low Power Repeaters Driving RC Interconnect with Delay and
Bandwidth Constraints," Proceedings of the IEEE International
SOC Conference, pp. 335339, September 2004.
 J. Zhang and E. G. Friedman, "
Mutual Inductance Modeling for
Multiple RLC Interconnects with Application to Shield
Insertion," Proceedings of the IEEE International SOC
Conference, pp. 344347, September 2004.
 D. Velenis, M. C. Papaefthymiou, and E. G. Friedman, "
Clock Tree Layout Design for Reduced Delay Uncertainty,"
Proceedings of the IEEE International SOC Conference, pp.
179180, September 2004.
 B. D. Andreev, E. L. Titlebaum, and E. G. Friedman, "
Low Power Flexible Rake Receivers for WCDMA," Proceedings of
the IEEE International Symposium on Circuits and Systems, Vol.
IV, pp. 97100, May 2004.
 M. A. ElMoursy and E. G. Friedman, "
Exponentially Tapered
HTree Clock Distribution Networks," Proceedings of the IEEE
International Symposium on Circuits and Systems, Vol. II,
pp. 601604, May 2004.
 V. Kursun and E. G. Friedman, "
Energy Efficient Dual Threshold
Voltage Dynamic Circuits Employing Sleep Switches to Minimize
Subthreshold Leakage," Proceedings of the IEEE International
Symposium on Circuits and Systems, Vol. II, pp. 417420, May
2004.
 V. Kursun and E. G. Friedman, "
Forward Body Biased Keeper for
Enhanced Noise Immunity in Domino Logic Circuits," Proceedings
of the IEEE International Symposium on Circuits and Systems,
Vol. II, pp. 917920, May 2004.
 J. Zhang and E. G. Friedman, "
Effect of Shield Insertion on
Reducing Crosstalk Noise Between Coupled Interconnects,"
Proceedings
of the IEEE International Symposium on Circuits and Systems,
Vol. II, pp. 529532, May 2004.
 J. Zhang and E. G. Friedman, "
Decoupling Technique and Crosstalk
Analysis of Coupled RLC Interconnects," Proceedings of the
IEEE International Symposium on Circuits and Systems, Vol. II,
pp. 521524, May 2004.
 M. Kozak and E G. Friedman, "
Design and Simulation of FractionalN
PLL Frequency Synthesizers," Proceedings of the IEEE International
Symposium on Circuits and Systems, Vol. IV, pp. 780783, May
2004.
 J. Zhang, S. R. Cooper, A. R. LaPietra, M. W. Mattern, R. M.
Guidash, and E. G. Friedman, "
A Low Power ThyristorBased CMOS
Programmable Delay Element," Proceedings of the IEEE International
Symposium on Circuits and Systems, Vol. I, pp. 769772, May
2004.
 S. Bhansali, G. H. Chapman, E. Friedman, Y. Ismail, P. R.
Mukund, D. Tebbe, and V. Jain, "
3D Heterogeneous Sensor System on a Chip for Defense and Security
Applications," Proceedings of
the SPIE Security and Defense Symposium, Volume 5417, pp.
413424, April 2004.
 V. Kursun, S. G. Narendra, V. K. De, and E. G. Friedman, "
High Input Voltage StepDown
DCDC Converters For Integration in a Low Voltage CMOS Process,"
Proceedings of the IEEE International Symposium on Quality
Electronics Design, pp. 517521, March 2004.
 V. Kursun and E. G. Friedman, "
Node Voltage Dependent Subthreshold Leakage Current Characteristics of
Dynamic Circuits," Proceedings
of the IEEE International Symposium on Quality Electronics Design,
pp. 104109, March 2004.
 M. A. ElMoursy and E. G. Friedman, "
Resistive Power in CMOS Circuits," Proceedings of the IEEE
Midwest Symposium on Circuits and Systems, December 2003.
 M. A. ElMoursy and E. G. Friedman, "
Optimum Wire Shaping of an RLC Interconnect,"
Proceedings of the IEEE Midwest Symposium on Circuits and
Systems, December 2003.
 M. A. ElMoursy and E. G. Friedman, "
Power Characteristics of
Inductive Interconnect," Proceedings of the IEEE International
Conference on Electronics, Circuits and Systems, Vol. II,
pp. 499502, December 2003.
 E. G. Friedman, "Research Challenges in High Performance VLSI Circuits,"
Proceedings of the 27th Annual IEEE EDS/CAS Activities in Western New
York Conference, p. 2, November 2004.
 G. Chen and E. G. Friedman, "An Analytical RLC Interconnect Model Based
on Fourier Analysis," Proceedings of the 27th Annual IEEE EDS/CAS
Activities in Western New York Conference, p. 13, November 2004.
 J. Zhang and E. G. Friedman, "Crosstalk Analysis for OnChip RLC
Interconnects," Proceedings of the 27th Annual IEEE EDS/CAS Activities
in Western New York Conference, p. 20, November 2004.
 J. Zhang and E. G. Friedman, "
Crosstalk Noise Model for Shielded Interconnects in VLSIbased
Circuits," Proceedings of the IEEE International SOC
Conference, pp. 243244, September 2003.
 J. Rosenfeld, M. Kozak, and E. G. Friedman, "
A 0.8 Volt High Performance OTA Using BulkDriven MOSFETs for Low
Power MixedSignal SOCs," Proceedings of the IEEE International
SOC Conference, pp. 245246, September 2003.
 V. Kursun and E. G. Friedman, "
Speed and Noise Immunity Enhanced Low Power Dynamic Circuits,"
Proceedings of the Semiconductor Research Corporation Techcon 2003
Conference, August 2003.
 B. D. Andreev, E. L. Titlebaum, and E. G. Friedman, "
Transformations of SignedBinary Number Representations for
Efficient VLSI Arithmetic," Proceedings of the IEEE International
Workshop on SystemonChip for RealTime Applications, pp. 7075,
July 2003.
 M. A. ElMoursy and E. G. Friedman, "
Inductive Interconnect Width Optimization for Low Power,"
Proceedings of the IEEE International
Symposium on Circuits and Systems, pp. 5.2735.276, May 2003.
 A. V. Mezhiba and E. G. Friedman, "
Electrical Characteristics of
MultiLayer Power Distribution Grids," Proceedings of the IEEE
International Symposium on Circuits and Systems, pp. 5.4735.476,
May 2003.
 B. D. Andreev, E. L. Titlebaum, and E. G. Friedman, "
Orthogonal
Code Generator for 3G Wireless Transceivers," Proceedings of the
IEEE Great Lakes Symposium on VLSI, pp. 229232, April 2003.
 M. A. ElMoursy and E. G. Friedman, "
Shielding Effect of OnChip
Interconnect Inductance," Proceedings of the IEEE Great Lakes
Symposium on VLSI, pp. 165170, April 2003.
 M. A. ElMoursy and E. G. Friedman, "
Optimum Wire Sizing of RLC Interconnect With Repeaters,"
Proceedings of the IEEE Great Lakes Symposium on VLSI, pp.
2732, April 2003.
 V. Kursun, S. G. Narendra, V. K. De, and E. G. Friedman, "
Monolithic DCDC Converter Analysis
and MOSFET Gate Voltage Optimization," Proceedings of the IEEE
International Symposium on Quality Electronics Design,
pp. 279284, March 2003.
 D. Velenis, M. C. Papaefthymiou and E. G. Friedman, "
Reduced Delay Uncertainty in High Performance Clock Distribution
Networks," Proceedings of the Design Automation and Test in
Europe (DATE) Conference, pp. 6873, March 2003.
 S. Dropsho, V. Kursun, D. H. Albonesi, S. Dwarkadas, and E. G.
Friedman, "
Managing Static Leakage Energy in Microprocessor
Functional Units," Proceedings of the IEEE/ACM International
Symposium on Microarchitecture, pp. 321332, November 2002.
 M. A. ElMoursy and E. G. Friedman, "
Optimum Wire Sizing and Repeater Insertion in Distributed RLC
Interconnect, Proceedings of the 26th Annual IEEE EDS/CAS Activities
in Western New York Conference, p. 6, November 2002.
 V. Kursun, S. G. Narendra, V. K. De, and E. G. Friedman, "
Efficiency Analysis of a High Frequency Buck Converter for OnChip
Integration with a DualVDD Microprocessor," Proceedings of the
European SolidState Circuit Conference, pp. 743746, September
2002.
 V. Kursun and E G. Friedman, "
Domino Logic with Dynamic Body
Biased Keeper," Proceedings of the European SolidState Circuit
Conference, pp. 675678, September 2002.
 W. Xu and E. G. Friedman, "
A CMOS Miller Hold Capacitance
SampleandHold Circuit To Reduce Charge Sharing Effect and Clock
Feedthrough," Proceedings of the IEEE International ASIC/SOC
Conference, pp. 9296, September 2002.
 W. Xu and E. G. Friedman, "
Clock Feedthrough in CMOS Analog Transmission Gate
Switches," Proceedings of the IEEE International
ASIC/SOC Conference, pp. 181185, September 2002.
 W. Xu and E. G. Friedman, "
A Circuit Technique for Accurately
Measuring Coupling Capacitance," Proceedings of the IEEE
International ASIC/SOC Conference, pp. 176180, September 2002.
 V. Kursun and E. G. Friedman, "
Variable Threshold Voltage Keeper
for Contention Reduction in Dynamic Circuits," Proceedings of the
IEEE International ASIC/SOC Conference, pp. 314318, September
2002.
 A. V. Mezhiba and E. G. Friedman, "
Variation of Inductance with
Frequency in High Performance Power Distribution Grids," Proceedings
of the IEEE International ASIC/SOC Conference, pp. 421425,
September 2002.
 B. D. Andreev, E. Titlebaum, and E. G. Friedman, "
Tapered Transmission Gate Chains for Improved Carry Propagation,"
Proceedings of the IEEE Midwest Symposium on Circuits and
Systems, Vol. III, pp. 449452, August 2002.
 M. A. ElMoursy and E. G. Friedman, "
Optimizing Inductive Interconnect for Low Power," Proceedings
of the International Workshop on SystemonChip for RealTime
Applications, pp. 206216, July 2002.
 V. Kursun, R. M. Secareanu, and E. G. Friedman, "
CMOS Voltage Interface Circuit for Low Power Systems,"
Proceedings of the IEEE International Symposium on Circuits and
Systems, pp. 3.6673.670, May 2002.
 R. Mader, E. G. Friedman, A. Litman, and I. S. Kourtev, "
Large Scale Clock Skew Scheduling Techniques for Improved Reliability
of Digital Synchronous VLSI Circuits," Proceedings of the IEEE
International Symposium on Circuits and Systems, pp. 1.3571.360,
May 2002.
 W. Xu and E. G. Friedman, "
A Substrate Noise Circuit for Accurately Testing MixedSignal
ICs," Proceedings of the IEEE International Symposium on
Circuits and Systems, pp. 1.1451.148, May 2002.
 A. V. Mezhiba and E. G. Friedman, "
Inductance/Area/Resistance Tradeoffs in High Performance Power
Distribution Grids," Proceedings of the IEEE International
Symposium on Circuits and Systems, pp. 1.1011.104, May 2002.
 B. D. Andreev, E. G. Friedman, and E. L. Titlebaum, "
Efficient Implementation of a Complex +/ 1 Multiplier,"
Proceedings of the IEEE Great Lakes Symposium on VLSI, pp.
8388, April 2002.
 V. Kursun and E. G. Friedman, "
Low Swing Dual Threshold Voltage Domino Logic," Proceedings of
the IEEE Great Lakes Symposium on VLSI, pp. 4752, April 2002.
 A. V. Mezhiba and E. G. Friedman, "
Properties of OnChip Inductive Current Loops," Proceedings of
the IEEE Great Lakes Symposium on VLSI, pp. 1217, April 2002.
 A. V. Mezhiba and E. G. Friedman, "
Scaling Trends of OnChip Power Distribution Noise,"
Proceedings of the IEEE International Workshop on SystemLevel
Interconnect Prediction Conference, pp. 4753, April 2002.
 A. V. Mezhiba and E. G. Friedman, "
Inductive Properties of Power Distribution Grids in High Speed
Integrated Circuits," Proceedings of the IEEE International
Symposium on Quality Electronics Design, pp. 316321,
March 2002.
 V. Kursun, R. M. Secareanu, and E. G. Friedman, "
Low Power CMOS BiDirectional Voltage Converter," Proceedings of the
25rd Annual IEEE EDS/CAS Activities in Western New York Conference,
pp. 67, November 2001.
 D. Velenis, K. T. Tang, I. S. Kourtev, V. Adler, F. Baez, and E. G.
Friedman, "
Demonstration of Power Enhancements on an Industrial Circuit
Through Delay Management of NonCritical Data Paths,"
Proceedings of the IEEE ASIC Conference, pp. 3033, September
2001.
 R. M. Secareanu, D. Albonesi, and E. G. Friedman, "
A Dynamic Reconfigurable Clock Generator," Proceedings of the
IEEE ASIC Conference, pp. 330333, September 2001.
 R. M. Secareanu, S. Warner, S. Seabridge, C. Burke, T. E.
Watrobski, C. Morton, W. Staub, T. Tellier, and E. G. Friedman, "
A Comparative Study of the Behavior of NMOS and CMOS Digital Circuits
under Substrate Noise," Proceedings of the IEEE International
Conference on Electronics, Circuits and Systems, pp. 181184,
September 2001.
 D. Velenis, K. T. Tang, I. S. Kourtev, V. Adler, F. Baez, and E. G.
Friedman, "
Demonstration of Speed Enhancements in an Industrial Circuit Through
Application of NonZero Clock Skew Scheduling," Proceedings
of the IEEE International Conference on Electronics, Circuits and
Systems, pp. 10211025, September 2001.
 K. T. Tang and E. G. Friedman, "
Estimation of Transient Voltage Fluctuations in the CMOSBased Power
Distribution Networks," Proceedings of the IEEE International
Symposium on Circuits and Systems, pp. 5.4635.466, May 2001.
 D. Velenis, E. G. Friedman, and M. C. Papaefthymiou, "
A Clock Tree Topology Extraction Algorithm for Improving the Tolerance
of Clock Distribution Networks to Delay Uncertainty,"
Proceedings of the IEEE International Symposium on Circuits and
Systems, pp. 4.4224.425, May 2001.
 D. Velenis, K. T. Tang, I. S. Kourtev, V. Adler, F. Baez, and E. G.
Friedman, "
Demonstration of Speed and Power Enhancements through
Application of NonZero Clock Skew Scheduling," Proceedings of the
ACM/IEEE International Workshop on Timing Issues in the Specification
and Synthesis of Digital Systems, pp. 5863, December 2000.
 K. T. Tang and E. G. Friedman, "
Delay Uncertainty Due to OnChip
Simultaneous Switching Noise in High Performance CMOS Integrated
Circuits," Proceedings of the IEEE Workshop on Signal Processing
Systems, pp. 633642, October 2000.
 Y. I. Ismail, E. G. Friedman, and J. L. Neves, "
Exploiting OnChip Inductance in High Speed
Clock Distribution Networks," Proceedings of the IEEE
Workshop on Signal Processing Systems, pp. 643652, October
2000.
 K. T. Tang and E. G. Friedman, "
Estimation of OnChip Simultaneous Switching Noise on Signal Delay
in Synchronous CMOS Integrated Circuits," Proceedings of the
Semiconductor Research Corporation Techcon 2000 Conference,
p. 173, September 2000.
 K. T. Tang and E. G. Friedman, "
OnChip Delta I Noise in the Power Distribution Networks of
High Speed CMOS Integrated Circuits," Proceedings of the IEEE
ASIC Conference, pp. 5357, September 2000.
 R. M. Secareanu and E. G. Friedman, "
A Differential HighSpeed Digital CMOS Buffer with Hysteresis for
Improved Noise Immunity," Proceedings of the IEEE ASIC
Conference, pp. 326329, September 2000.
 Y. I. Ismail and E. G. Friedman, "
Fast and Accurate Simulation of Tree Structured Interconnect,"
Proceedings of the IEEE Midwest Symposium on Circuits and Systems,
pp. 11301134, August 2000.
 Y. I. Ismail and E. G. Friedman, "
Exploiting OnChip Inductance in High Speed Clock Distribution
Networks," Proceedings of the IEEE Midwest Symposium on
Circuits and Systems, pp. 12361239, August 2000.
 R. M. Secareanu, S. Warner, S. Seabridge, C. Burke, T. E.
Watrobski, C. Morton, W. Staub, T. Tellier, and E. G. Friedman,
"
Placement of Substrate Contacts to Alleviate Substrate Noise in Epi
and NonEpi Technologies," Proceedings of the IEEE Midwest
Symposium on Circuits and Systems, pp. 13141318, August 2000.
 R. M. Secareanu and E. G. Friedman, "
Low Power Digital CMOS Buffer Systems for Driving Highly Capacitive
Interconnect Lines," Proceedings of the IEEE Midwest Symposium
on Circuits and Systems, pp. 362365, August 2000.
 K. T. Tang and E. G. Friedman, "
Transient IR Voltage Drops in CMOSBased Power Distribution
Networks," Proceedings of the IEEE Midwest Symposium on
Circuits and Systems, pp. 13961399, August 2000.
 K. T. Tang and E. G. Friedman, "
Lumped Versus Distributed RC and RLC Interconnect
Impedances," Proceedings of the IEEE Midwest Symposium on
Circuits and Systems, pp. 136139, August 2000.
 R. M. Secareanu, S. Warner, S. Seabridge, C. Burke, T. E.
Watrobski, C. Morton, W. Staub, T. Tellier, and E. G. Friedman, "
Physical Design to Improve the Noise Immunity of Digital Circuits in
a MixedSignal SmartPower System," Proceedings of the IEEE
International Symposium on Circuits and Systems, pp. 4.2774.280,
May 2000.
 K. T. Tang and E. G. Friedman, "
Transient
Analysis of a CMOS Inverter Driving Resistive Interconnect,"
Proceedings of the IEEE International Symposium on Circuits and
Systems, 4.2694.272, May 2000.
 Y. I. Ismail and E. G. Friedman "
Sensitivity of Interconnect Delay to OnChip Inductance,"
Proceedings of the IEEE International Symposium on Circuits and
Systems, pp. 3.4033.406, May 2000.
 K. T. Tang and E. G. Friedman, "
Delay and Power Expressions
Characterizing a CMOS Inverter Driving an RLC Load," Proceedings
of the IEEE International Symposium on Circuits and Systems, pp.
3.2833.286, May 2000.
 K. T. Tang and E. G. Friedman, "
Estimation of OnChip Simultaneous Switching Noise in VDSM CMOS
Circuits," Proceedings of the International Conference on
Modeling and Simulation of Microsystems, pp. 313316, March 2000.
 K. T. Tang and E. G. Friedman, "
Noise Estimation Due to Signal
Activity for Capacitively Coupled CMOS Logic Gates," Proceedings of
the IEEE Great Lakes Symposium on VLSI, pp. 171176, March 2000.
 R. M. Secareanu and E. G. Friedman, "
Transparent Repeaters,"
Proceedings of the IEEE Great Lakes Symposium on VLSI, pp. 6366,
March 2000.
 Y. I. Ismail, E. G. Friedman, and J. L. Neves, "
Repeater
Insertion in Tree Structured Inductive Interconnect," Proceedings of
the IEEE International Conference on ComputerAided Design, pp. 420424,
November 1999.
 I. S. Kourtev and E. G. Friedman,
"
"Clock Skew Scheduling for Improved
Reliability via Quadratic Programming," Proceedings of the IEEE
International Conference on ComputerAided Design, pp. 239243, November
1999.
 R. M. Secareanu, S. Warner, S. Seabridge, C. Burke, T. E. Watrobski,
C. Morton, W. Staub, T. Tellier, and E. G. Friedman, "
Substrate Contact Placement for Substrate Noise Immunity in Epi and NonEpi
Technologies," Proceedings of the 23rd Annual IEEE EDS/CAS Activities
in Western New York Conference, pp. 1011, November 1999.
 E. G. Friedman, "
The Next Bottleneck in High Speed VLSI: Interconnect Noise,"
Proceedings of the 23rd Annual IEEE EDS/CAS Activities in Western
New York Conference, pp. 34, November 1999.
 Y. I. Ismail, E. G. Friedman, and J. L. Neves, "
Optimizing RLC Tree Delays by Employing
Repeater Insertion," Proceedings of the IEEE International
ASIC/SOC Conference, pp. 1418, September 1999.
 I. S. Kourtev and E. G. Friedman, "
A Quadratic Programming Approach to Clock Skew
Scheduling for Reduced Sensitivity to Process Parameter
Variations," Proceedings of the IEEE International ASIC/SOC
Conference, pp. 210215, September 1999.
 K. T. Tang and E. G. Friedman,
"Peak
Crosstalk Noise Estimation in CMOS
VLSI Circuits," Proceedings of the IEEE International Conference on
Electronics, Circuits and Systems, pp. 15391542, September 1999.
 R. M. Secareanu, V. Adler, and E. G. Friedman,
"Exploiting
Hysteresis in a CMOS Buffer," Proceedings of the IEEE International
Conference on Electronics, Circuits and Systems, pp. 205208, September
1999.
 X. Liu, M. C. Papaefthymiou, and E. G. Friedman, "
Maximizing
Performance by Retiming and Clock Skew Scheduling," Proceedings of
the IEEE/ACM Design Automation Conference, pp. 231236, June
1999.
 Y. I. Ismail and E. G. Friedman, "
Equivalent
Elmore Delay for RLC Trees," Proceedings of the IEEE/ACM
Design Automation Conference, pp. 715720, June 1999.
 Y. I. Ismail
and E. G. Friedman, "
Effects
of Inductance on the Propagation Delay and Repeater Insertion in VLSI
Circuits," Proceedings of the IEEE/ACM Design Automation
Conference, pp. 721724, June 1999.
 R. M. Secareanu and E. G.
Friedman, "
A
Universal CMOS Voltage Interface Circuit," Proceedings of the IEEE
International Symposium on Circuits and Systems, pp. 1.2421.245, May
1999.
 K. T. Tang and E. G. Friedman, "
Peak
Noise Prediction in Loosely Coupled Interconnect," Proceedings of the
IEEE International Symposium on Circuits and Systems, pp. 1.5411.544, May
1999.
 R. M. Secareanu and E. G. Friedman, "
A
High Precision CMOS Current Mirror/Divider," Proceedings of the IEEE
International Symposium on Circuits and Systems, pp. 2.3142.317, May
1999.
 Y. I. Ismail, E. G. Friedman, and J. L. Neves, "
Signal Waveform Characterization in RLC Trees,"
Proceedings of the IEEE International Symposium on Circuits and
Systems, pp. 6.1906.193, May 1999.
 Y. I. Ismail and E. G. Friedman, "
Repeater
Insertion in RLC Lines for Minimum Propagation Delay,"
Proceedings of the IEEE International Symposium on Circuits and Systems,
pp. 6.4046.407, May 1999.
 R. M. Secareanu, I. S. Kourtev, J. Becerra, T. E. Watrobski, C.
Morton, W. Staub, T. Tellier, and E. G. Friedman, "
The Behavior of Digital Circuits under Substrate Noise in a
MixedSignal Smart Power Environment," Proceedings of the IEEE
International Symposium on Power Semiconductor Devices and ICs,
pp. 253256, May 1999.
 K. T. Tang and E. G. Friedman,"
Interconnect Coupling Noise in CMOS VLSI Circuits,"
Proceedings of the ACM International Symposium on Physical
Design, pp. 4853, April 1999.
 E. G. Friedman, X. Liu, and M. C. Papaefthymiou, "
Minimizing Sensitivity to Delay Variations in HighPerformance
Synchronous Circuits," Proceedings of the Design Automation
and Test in Europe (DATE) Conference, pp. 643649, March 1999.
 R. M. Secareanu, I. S. Kourtev, J. Becerra, T. E. Watrobski, C.
Morton, W. Staub, T. Tellier, and E. G. Friedman, "
Noise Immunity of Digital Circuits in MixedSignal Smart Power
Systems," Proceedings of the IEEE
Great Lakes Symposium on VLSI, pp. 314317, February 1999.
 Y. I. Ismail and E. G. Friedman, "
Inductance Effects in RLC Trees," Proceedings of the
IEEE Great Lakes Symposium on VLSI, pp. 5659, February 1999.
 K. T. Tang and E. G. Friedman, "
Crosstalk Between Loosely Coupled Interconnect," Proceedings
of the IEEE 22nd Annual EDS/CAS Activities in Western New York
Conference, pp. 910, November 1998.
 M. C. Papaefthymiou, E. G. Friedman, and X. Liu, "
Retiming and Clock Scheduling for HighPerformance Synchronous
Circuits," Proceedings of the Eighth International Workshop
on Power and Timing Modeling, Optimization, and Simulation, pp.
255264, October 1998.
 Y. I. Ismail and E. G. Friedman, "
Optimum Repeater Insertion Based on CMOS Delay Model for
OnChip RLC Interconnect," Proceedings of the IEEE
International ASIC Conference, pp. 369373, September 1998.
 R. M. Secareanu and E. G. Friedman, "
A High Speed CMOS Buffer for Driving Large
Capacitive Loads in Digital ASICs," Proceedings of the IEEE International
ASIC Conference, pp. 365368, September 1998.
 V. Adler and E. G. Friedman, "
Optimizing RC Tree Delay in High Speed ASICs Through
Repeater Insertion," Proceedings of the IEEE International ASIC
Conference, pp. 375378, September 1998.
 V. Adler and E. G. Friedman, "
A Repeater Timing Model and Insertion Algorithm to Reduce Delay in
RC Tree Structures," Proceedings of the IEEE International
Conference on Electronics, Circuits and Systems, pp. 2.672.70,
September 1998.
 Y. I. Ismail, E. G. Friedman, and J. L. Neves, "
Transient Power in CMOS Gates Driving LC Transmission
Lines," Proceedings of the IEEE International Conference on
Electronics, Circuits and Systems, pp. 1.3371.340, September
1998.
 Y. I. Ismail, E. G. Friedman, and J. L. Neves, "
Power Dissipated by CMOS Gates Driving Lossless Transmission
Lines," Proceedings of the IEEE International
Symposium on Low Power Electronics and Design, pp. 139141, August
1998.
 Y. I. Ismail, E. G. Friedman, and J. L. Neves,
"
Figures
of Merit to Characterize the Importance of OnChip Inductance,"
Proceedings of the ACM/IEEE Design Automation Conference, pp.
560565, June 1998.
 Y. I. Ismail, E. G. Friedman, and J. L. Neves, "
Performance
Criteria for Evaluating the Importance of OnChip Inductance,"
Proceedings of the IEEE International Symposium on Circuits and
Systems, Vol. II, pp. 244247, June 1998.
 Y. I. Ismail, E. G. Friedman, and J. L. Neves, "
Dynamic and ShortCircuit Power of CMOS Gates
Driving Lossless Transmission Lines," Proceedings of the IEEE
Great Lakes Symposium on VLSI, pp. 3944, February 1998.
 I. S. Kourtev and E. G. Friedman, "
Topological Synthesis of Clock Trees with NonZero Clock Skew,"
Proceedings of the ACM/IEEE International Workshop on Timing
Issues in the Specification and Synthesis of Digital Systems, pp.
158163, December 1997.
 V. Adler and E. G. Friedman, "
Repeater Insertion to Reduce Delay and Power
in RC Tree Structures," Proceedings of the Asilomar
Conference on Signals, Systems, and Computers, pp. 749752,
November 1997.
 I. S. Kourtev and E. G. Friedman, "
Topological Synthesis of Clock Trees for VLSIBased
DSP Systems," Proceedings of the IEEE Workshop on Signal
Processing Systems, pp. 151162, November 1997.
 R. M. Secareanu and E. G. Friedman, "
A CMOS Current Mirror/Divider for High Precision Applications,"
Proceedings of the IEEE 21st Annual EDS/CAS Activities in Western
New York Conference, p. 11, November 1997.
 I. S. Kourtev and E. G. Friedman, "
The Automated Synthesis of High Performance Clock Distribution
Networks," Proceedings of the IEEE International Workshop on
Clock Distribution Networks Design, Synthesis, and Analysis, pp.
1112 (abstract), October 1997.
 K. Gaj, E. G. Friedman, and M. J. Feldman,
Timing
of Large RSFQ Digital Circuits," Proceedings of the 6th International
Superconductive Electronics Conference, pp. 299301, June 1997.
 K. Gaj, E. G. Friedman, and M. J. Feldman,
"TwoPhase
Clocking for Medium to Large RSFQ Circuits," Proceedings of the 6th
International Superconductive Electronics Conference, pp. 302304, June
1997.
 I. S. Kourtev and E. G. Friedman, "
Simultaneous Clock Scheduling and
Buffered Clock Tree Synthesis," Proceedings of the IEEE
International Symposium on Circuits and Systems, pp. 18121815,
June 1997.
 V. Adler and E. G. Friedman, "
Repeater Design to Reduce Delay
and Power in Resistive Interconnect," Proceedings of the IEEE
International Symposium on Circuits and Systems, pp. 21482151,
June 1997.
 K. Gaj, E. G. Friedman, and M. J. Feldman,
Choice
of the Optimum Timing Scheme for RSFQ Digital Circuits," Proceedings
of the 5th International Workshop on HighTemperature Superconducting
Electron Devices, pp. 3940, May 1997.
 V. Adler and E. G. Friedman, "
Timing and Power Models for CMOS Repeaters
Driving Resistive Interconnect," Proceedings of the IEEE ASIC
Conference, p. 201204, September 1996.
 E. G. Friedman and J. H. Mulligan, Jr., "
Ramp Input Response of RC Tree
Network," Proceedings of the IEEE ASIC Conference, pp.
6366 , September 1996.
 K. Gaj, C. H. Cheah, E. G. Friedman, and M. J. Feldman, "
Optimal Clocking Design for Large RSFQ Circuits Using Verilog
HDL," Proceedings of the Applied Superconductivity
Conference, p. 148 (abstract), August 1996.
 Q. P. Herr, N. Vukovic, C. Mancini, K. Gaj, Q. Ke, V. Adler, E. G.
Friedman, A. Krasniewski, M. F. Bocko, and M. J. Feldman, "
Development and Testing of a FourBit RSFQ MultiplierAccumulator,"
Proceedings of the Applied Superconductivity Conference, p. 149
(abstract), August 1996.
 V. Adler, C. H. Cheah, K. Gaj, D. K. Brock, and E. G. Friedman, "
A CadenceBased Design Environment for Single Flux Quantum Circuits,"
Proceedings of the Applied Superconductivity Conference, p. 157
(abstract), August 1996.
 E. G. Friedman, "
Research in High Speed, Low Power Synchronous Digital and
MixedSignal Systems," Proceedings of the Workshop on
Academic Electronics in New York State, pp. 207220, June
1996.
 V. Adler and E. G. Friedman, "
Delay and Power Expressions for ShortChannel CMOS Inverters Driving
Resistive Interconnect," Proceedings of the Workshop on
Academic Electronics in New York State, pp. 3946, June 1996.
 J. L. Neves and E. G. Friedman, "
Optimal
Clock Skew Scheduling Tolerant to Process Variations," Proceedings of
the ACM/IEEE Design Automation Conference, pp. 623628, June 1996.
 M. D. Hahm, E. G. Friedman, and E. L Titlebaum, "
Analog
vs. Digital: A Comparison of Circuit Implementations for LowPower Matched
Filters," Proceedings of the IEEE Symposium on Circuits and
Systems, pp. 280283, May 1996.
 V. Adler and E. G. Friedman, "
Delay
and Power Expressions for a CMOS Inverter Driving a ResistiveCapacitive
Load," Proceedings of the IEEE Symposium on Circuits and Systems,
pp. 101104, May 1996.
 B. S. Cherkauer and E. G. Friedman, "
A Hybrid Radix4/Radix8 Low Power, High Speed Multiplier
Architecture for Wide Bit Widths," Proceedings of the
IEEE Symposium on Circuits and Systems, pp. 5356, May 1996.
 J. L. Neves and E. G. Friedman, "
Reduced Sensitivity of Clock Skew Scheduling to Technology
Variations," Proceedings of the ACM/SIGDA Physical Design
Workshop, pp. 241248, April 1996.
 M. Hahm, E. G. Friedman, and E. Titlebaum, "
Receiver Power Issues Related to Matched Filter
Implementation for Portable Wireless Communication Terminals,"
Proceedings of the IEEE Wireless Communication System
Symposium, pp. 211216, November 1995.
 J. L. Neves and E. G. Friedman, "
Buffered Clock Tree Synthesis with Optimal Clock Skew Scheduling for
Reduced Sensitivity to Process Parameter Variations,"
Proceedings of the TAU'95 ACM/SIGDA International Workshop on Timing
Issues in the Specification and Synthesis of Digital Systems, pp.
131141, November 1995.
 V. Adler and E. G. Friedman, "
A Delay Expression for a ShortChannel CMOS Inverter Driving a
ResistiveCapacitive Load," Proceedings of the IEEE Nineteenth
Annual Electron Devices Activities in Western New York Conference,
p. 18, November 1995.
 J. L. Neves and E. G. Friedman, "
Minimizing Power Dissipation in NonZero
Skewbased Clock Distribution Networks," Proceedings of the
IEEE International Symposium on Circuits and Systems, pp.
15761579, May 1995.
 T. Soyata, E. G. Friedman, and J. H. Mulligan, Jr., "
Monotonicity Constraints on Path Delays
for Efficient Retiming with Localized Clock Skew and Variable
Register Delay," Proceedings of the IEEE International
Symposium on Circuits and Systems, pp. 17481751, May 1995.
 E. G. Friedman, "
Low Power versus High Speed: Can you have both?," Proceedings
of the IEEE/ACM Fifth Great Lakes Symposium on VLSI, p. xv,
March 1995.
 T. Soyata and E. G. Friedman, "
Retiming with NonZero Clock Skew, Variable Register,
and Interconnect Delay," Proceedings of the IEEE International
Conference on ComputerAided Design, pp. 234241, November 1994.
 V. Adler and E. G. Friedman, "
A Design Environment for Single Flux Quantum Circuits,"
Proceedings of the IEEE Eighteenth Annual Electron Devices
Activities in Western New York Conference, p. 10, November 1994.
 T. Soyata and E. G. Friedman, "
Synchronous Performance and Reliability
Improvement in Pipelined ASICs," Proceedings of the IEEE
ASIC Conference, pp. 383390, September 1994.
 J. L. Neves and E. G. Friedman, "
Synthesizing Distributed Buffer Clock Trees for
High Performance ASICs," Proceedings of the IEEE ASIC
Conference, pp. 126129, September 1994.
 B. S. Cherkauer and E. G. Friedman, "
Tapered Buffers for Gate Array and
Standard Cell Circuits," Proceedings of the IEEE ASIC
Conference, pp. 9699, September 1994.
 B. S. Cherkauer and E. G. Friedman, "
Design of Tapered Serial Chains for
Reduced Delay and Power Dissipation," Proceedings of the IEEE
Midwest Symposium on Circuits and Systems, pp. 2932, August
1994.
 B. S. Cherkauer and E. G. Friedman, "
A Design Methodology for Low Power,
Reduced Area, Reliable CMOS Buffers," Proceedings of the IEEE
Midwest Symposium on Circuits and Systems, pp. 1114, August
1994.
 J. L. Neves and E. G. Friedman, "
Circuit Synthesis of Clock Distribution Networks
based on NonZero Clock Skew," Proceedings of IEEE
International Symposium on Circuits and Systems, pp. 4.1754.178,
May/June 1994.
 B. S. Cherkauer and E. G. Friedman, "
Unification of Speed, Power, Area, and
Reliability in CMOS Tapered Buffer Design," Proceedings of
IEEE International Symposium on Circuits and Systems, pp.
4.1114.114, May/June 1994.
 E. G. Friedman, S. M. Kang, E. A. Vittoz, D. J. Allstot, E. P.
Harris, and R.H. Yan, "
From 100 Milliwatts/MIPS to 10
Microwatts/MIPS," Proceedings of IEEE International Symposium
on Circuits and Systems, pp. 4.14.6, May/June 1994.
 J. L. Neves and E. G. Friedman, "
Topological Design of Clock Distribution Networks
based on NonZero Clock Skew Specifications," Proceedings of
the IEEE Midwest Symposium on Circuits and Systems, pp.
468471, August 1993.
 B. S. Cherkauer and E. G. Friedman, "
The Effects of Channel Width Tapering
on the Power Dissipation of Serially Connected MOSFETs,"
Proceedings of IEEE International Symposium on Circuits and
Systems, pp. 21102113, May 1993.
 T. Soyata, E. G. Friedman, and J. H. Mulligan, Jr., "
Integration of Clock Skew and Register
Delays into a Retiming Algorithm," Proceedings of IEEE
International Symposium on Circuits and Systems, pp.
14831486, May 1993.
 E. G. Friedman, "
Clock Distribution Design in VLSI Circuits 
an Overview," Proceedings of IEEE International Symposium on
Circuits and Systems, pp. 14751478, May 1993.
 E. G. Friedman, "
Minimum Latch Time and Metastable Onset in CMOS Bistable
Registers," Proceedings of the IEEE AsiaPacific Conference
on Circuits and Systems, pp. 442447, December 1992.
 E. G. Friedman, "
The Application of Localized Clock Distribution Design to Improving
the Performance of Retimed Sequential Circuits," Proceedings
of the IEEE AsiaPacific Conference on Circuits and Systems, pp.
1217, December 1992.
 B. S. Cherkauer and E. G. Friedman, "
Power Dissipation of Tapered Serially Connected MOSFETs,"
Proceedings of the IEEE Sixteenth Annual Electron Devices
Activities in Western New York Conference, p. 11, November
1992.
 E. G. Friedman, "
The Limiting Performance of a CMOS Bistable Register
Based on Waveform Considerations," Proceedings of the IEEE
35th Midwest Symposium on Circuits and Systems, pp. 130133,
August 1992.
 (E.) G. Friedman and R. M. Lea, "
RadiationHard Associative String Processors  a High Density Scalable
SIMD Architecture," Proceedings of the International Conference
on Computing in High Energy Physics '91, Frontiers Science Series
No. 3, Y. Watase and F. Abe (Eds.), Tokyo, Japan: Universal Academy
Press, Inc., 1991, pp. 223228.
 G. A. Antcliffe, E. G. Friedman, J. R. Hall, and G. H. Hershman,
"
SOS/CMOS Technology for Space Applications," Proceedings of Government
Microcircuit Applications Conference, pp. 157159, November 1990.
 W. L. Marking, S. R. Powell, R. R. Siviy, W. S. Kephart, and E. G.
Friedman, "
A 150MHz 1.25 um CMOS/SOS DSP Integrated Circuit,"
Proceedings of IEEE SOS/SOI Technology Conference, pp. 105106,
October 1989.
 G. Yacoub and E. G. Friedman, "
An Environment Sensitive Circuit Design Technique for Modeling VLSI
Interconnect Impedances," Proceedings of Government Microcircuit
Applications Conference, pp. 391394, October 1987.
 E. Friedman et al., "A Signal Tracking
Chip Utilizing a VHSIC CMOS/SOS Structured Custom Design Methodology,"
Proceedings of Government Microcircuit Applications Conference, pp.
217222, November 1986.
 E. Friedman, "
A Partitionable Clock Distribution System for Sequential VLSI
Circuits," Proceedings of IEEE International Symposium on
Circuits and Systems, pp. 743746, May 1986.
 E. Friedman, W. Marking, E. Iodice, and S. Powell, "
Parameterized Buffer Cells Integrated into an Automated Layout
System,"
Proceedings of IEEE Custom Integrated Circuits Conference, pp.
389392, May 1985.
 S. Powell, E. Iodice, and E. Friedman, "
An Automated, Low Power, High Speed Complementary PLA Design System
for VLSI Applications," Proceedings of IEEE International
Conference on Computer Design, pp. 314319, October 1984.
Conference/Workshop Presentations
 E. G. Friedman, "VLSI Complexity Single Flux Quantum
Integrated Circuits," Intelligence in Chips: Integrated Sensors
and Memristive Computing, IEEE CASS Seasonal School, November 2022.
 E. G. Friedman, Keynote Presentation, "Superconductive Quantum
Circuits for Energy Efficient Cloud Computing," IEEE International
Symposium on Quality Electronic Design, April 2022.
 E. G. Friedman, "Distributed OnChip Power Delivery for Heterogeneous
Nanoscale Integrated Systems," 11th IEEE CASS Rio Grande do Sul Workshop,
September/October 2021.
 E. Friedman, Keynote Presentation, "Compact Models of Magnetic
Tunnel Junctions," MINDMEM Manufacturing, Design, and Applications
for Next Generation Memory Technologies, September 2017.
 E. Friedman, "Compact Models of Magnetic Tunnel Junctions,"
Stephen and Sharon Seiden Frontiers in Engineering and Science
Workshop: Beyond CMOS: From Devices to Systems, June 2017.
 S. Kvatinsky, E. G. Friedman, A. Kolodny, and U. Weiser, "Memory
Intensive Computing," NonVolatile Memories Workshop (NVMW), March
2014.
 E. G. Friedman, "Power Efficient Heterogeneous Integrated Systems,"
Keynote Presentation, Workshop on Energy Efficient Electronics and
Applications," Lausanne, Switzerland, January 2014.
 E. G. Friedman, "3D Design Methodologies and Related Test Circuits,"
Keynote Presentation, Workshop on Research Projects Focusing on High
Performance Computing, held in conjunction with the IEEE International
Conference on Field Progammable Logic and Applications, Porto, Portugal,
September 2013.
 E. G. Friedman, "Distributed OnChip Power Regulators and Decoupling
Capacitors," ACRC Workshop on OnChip Power Delivery and Power Management,
Haifa, Israel, May 2013.
 E. Friedman, "Efficient Power Delivery for Nanoscale Integrated
Circuits," Keynote Presentation, The International Conference of the
Israeli Semiconductor Industry (ChipEx 2013), Tel Aviv, April 2013.
 E. G. Friedman, "Power Delivery in Nanoscale Heterogeneous Integrated
Circuits," Keynote Presentation, IEEE Asia Pacific Conference on Circuits
and Systems (APCCAS), Kaohsiung, Taiwan, December 5, 2012.
 E. G. Friedman, "Distributed Regulator Design for Efficient OnChip
Energy," Workshop on Energy Effficient Electronics and Applications,
Tel Aviv, Israel, November 13, 2012.
 S. Kvatinsky, E. G. Friedman, A. Kolodny, and U. C. Weiser,
"MemristorsBased Logic," MemCo Workshop  Memristors for Computing,
November 2012.
 S. Kvatinsky, E. G. Friedman, A. Kolodny, and U. C. Weiser,
"MemristorsBased Circuits and Architectures," 2nd Technion Computer
Engineering (TCE) Conference, June 2012.
 S. Kose and E. G. Friedman, "Power Delivery in Heterogeneous
Integrated Circuits," CASFEST, Seoul Korea, May 2012.
 E. Friedman and R. Patel, "Spin Torque MTJBased Circuits for VLSI
Applications," IEEE/ACRC Workshop on Memristors and Resistive Memory Devices
and Applications in Computer Architecture and BrainInspired Systems, Technion
 Israel Institute of Technology, Haifa, Israel, March 2012.
 S. Kvatinsky, E. G. Friedman, A. Kolodny, and U. C. Weiser,
"MemristorsBased Applications," 1st Technion Computer Engineering
(TCE) Conference, June 2011.
 S. Kvatinsky, E. G. Friedman, A. Kolodny, and U. C. Weiser,
"Memristors and Related Applications," The International Conference
of the Israeli Semiconductor Industry (ChipEx 2011), Tel Aviv, May
2011.
 I. Vaisband, S, Kose, I. Savidis, J. Rosenfeld, and E. G.
Friedman, "
OnChip Power Delivery," CEIS University Technology
Showcase, Rochester, New York, April 6, 2011.
 E. G. Friedman, "Recent Research in 3D Circuit Design and
Related Test Circuits," Workshop on 3Dimensional VLSI Circuits,
Challenges & Opportunities, Technion  Israel Institute of Technology,
Haifa, Israel, February 24, 2011.
 E. G. Friedman, "
3D Design: Architectures, Methodologies, and Test Circuits,"
Tutorial Presentation, 2nd Design for 3D Silicon Integration Workshop,
May 26, 2010.
 B. Ciftcioglu, J. Xue, J. Hu, I. Savidis, S. Wang, M. Jain, A. Garg,
J. Zhang, R. Berman, Z. Darling, M. Huang, E. Friedman, G. Wicks, D. Moore,
and H. Wu, "3D Integrated IntraChip FreeSpace Optical Interconnect,"
IEEE International SolidState Circuit Conference Student Research Forum,
February 2010.
 E. G. Friedman, "
The Rochester Cube and Other 3D Circuits for Clock and Power
Delivery," 3D Architectures for Semiconductor Integration and
Packaging, December 10, 2009.
 E. G. Friedman, "
Design Challenges for HighPerformance ThreeDimensional Circuits,"
Keynote Presentation, D43D: System Design for 3D Silicon Integration
Workshop, Grenoble, France, June 18, 2009.
 E. G. Friedman, "
Design Challenges in High Performance ThreeDimensional Circuits,"
Keynote Presentation, ACM/IEEE Great Lakes Symposium on VLSI, Boston,
Massachusetts, May 11, 2009.
 E. G. Friedman, "
InterconnectBased Design Challenges in High Performance ThreeDimensional
Circuits," Keynote Presentation, IFIP/IEEE VLSI  SOC Conference,
Rhodos, Greece, October 13, 2008.
 E. G. Friedman, "ThreeDimensional Integrated Circuits,"
Interconnection Networks Workshop, San Jose, California, July 22,
2008.
 E. G. Friedman, "
Physical Design Issues and Technology Trends in NetworksonChip,"
Invited Presentation, 2nd Workshop on Dignostic Services in
NetworkonChips  Test, Debug, and OnLine Monitoring (DSNOC '08),
in conjunction with the ACM/IEEE Design Automation Conference, Anaheim,
California, June 9, 2008.
 E. G. Friedman, "
Predictions, Challenges, and Opportunities in CMOS Compatible
OnChip Optical Interconnect, Invited Presentation, Science
and Technology Expert Partnership (STEP) Conference on Optical
Computer Developments, McLean, Virginia, April 10, 2008.
 E. G. Friedman, "
Research Challenges in High Performance VLSI/SoC Circuits and
Systems," Keynote Presentation, TENCON, IEEE Region 10
Conference, Taipei, Taiwan, October 2007.
 E. G. Friedman, "Tech Transfer Incentives  A Successful CEIS
Model," Frontiers in Optics, 90th OSA Annual Meeting, Rochester,
New York, October 2006.
 P. M. Fauchet, E. Friedman, D. Albonesi, M. Haurylau, H. Chen,
J. Zhang, G. Chen, and N. Nelson, "A Roadmap for Siliconbased
Onchip Optical Interconnects," Materials Research Society Symposium
I: SiliconBased Microphotonics, San Francisco, California, April 2006.
 D. H. Albonesi, P, M. Fauchet, and E. G. Friedman, "
Optical Interconnect," DARPA IntraChip Communications Workshop,
Arlington, Texas, March 2006.
 E. G. Friedman, "OnChip Interconnect: The Past, Present, and
Future," Workshop on Future Interconnects and Networks on Chip, Design,
Automation & Test in Europe Conference, Munich, Germany, March 2006.
 E. G. Friedman, "Research and Technology Transfer in High
Performance Integrated Circuit Design," Fourth Annual Microelectronics
Design Conference, Rochester, New York, January 2005.
 E. G. Friedman, "Research in High Performance Integrated Circuit
Design," Third Annual New York State Conference on Microelectronics
Design, New York, New York, January 2004.
 E. G. Friedman, "High Performance Digital and MixedSignal
Integrated Circuit Design," Second Annual New York State Conference
on Microelectronics Design, Rochester, New York, January 2003.
 E. G. Friedman, "High Performance VLSI/IC Design and Analysis
Laboratory," First Annual New York State Conference on Microelectronics
Design, New York, New York, January 2002.
 E. G. Friedman, "Substrate Coupling and Interconnect Noise in
MixedSignal and HighSpeed Digital ICs," IEEE CAS Workshop on
MixedSignal Integrated Circuit Design, Long Beach, California,
December 1999.
 E. Friedman and N. Bindal, "Challenges in Clock Distribution
Networks," ACM International Symposium on Physical Design,
Monterey, California, April 1999.
 E. G. Friedman,"Designing a High Performance Digital
Signal Processor," IEEE Physical Design Workshop on Module
Generation and Silicon Compilation, Long Beach, California,
May 1989.
 E. G. Friedman, "A Hierarchical Design
Technique for Minimizing Clock Skew in VLSI Circuits," IEEE
Physical Design Conference, Austin, Texas, March 1986.
 E. G. Friedman, W. Marking, E. Iodice, and S.
Powell, "Generating Parameterized Cells Using Application Specific
Feedback," IEEE Physical Design Workshop, January 1985.
 E. G. Friedman, G. Yacoub, and S. Powell, "A Hierarchical VLSI
Design System for Synthesizing CMOS/SOS Integrated Circuits," IEEE
SOS/SOI Technology Workshop, October 1984.
 E. G. Friedman and G. Yacoub, "A Two Level
Metal, Software Compatible, CMOS/SOS Gate Array Family," IEEE SOS/SOI
Technology Workshop, Jackson Hole, Wyoming, October 1983.
Professional Status Reports
 E. G. Friedman, "
3D Integration Impact and Challenges," Circuit
Cellar, Issue 284, p. 80, March 2014.
 S. Kvatinsky, E. G. Friedman, A. Kolodny, and U. C. Weiser, "
The Desired Memristor for Circuit Designers," IEEE Circuits and
Systems Magazine, Volume 13, Number 2, pp. 1722, Second Quarter 2013.
 "
La 3D Révolutionne le Monde des Microprocesseurs,
Science & Vie, No. 1094, p. 52, November 2008.
 "
3D Computer Processor: 'Rochester Cube' Points Way To
More Powerful Chip Designs," Science Daily, September 17,
2008.
 S. Srinivasan and E. G. Friedman, "
System Synchronization Styles and Trends," EE Times
Online, March 6, 2006.
 E. G. Friedman, "
What are clock distribution networks?,"
ACM/SIGDA ENewsletter, Vol. 35, No. 23, December 1, 2005,
Also in Wikipedia, under
Clock Distribution Networks.
 Y. I. Ismail and E. G. Friedman, "
Effects of Inductance on the
Propagation Delay and Repeater Insertion in VLSI Circuits: A
Summary," IEEE Circuits and Systems Magazine, Volume 3,
Number 1, pp. 2428, First Quarter 2003.
 E. G. Friedman, "Editorial," IEEE Transactions on Very Large Scale
Integration (VLSI) Systems, Vol. 10, No. 6, pp. 681682, December 2002.
 E. G. Friedman and W. Wolf, "Upcoming Changes to TVLSI," IEEE
Circuits and Systems Society Newsletter, Volume 10, Number 4, p. 47,
December 1999.
 E. G. Friedman, "
OnChip Interconnect Noise in Deep Submicrometer
CMOS Integrated Circuits," IEEE Circuits and Systems Society
Newsletter, Volume 10, Number 3, pp. 1621, 29,
September/October 1999.
 E. G. Friedman, "Committee Report VLSI Systems and Applications Technical
Committee," IEEE Circuits and Systems Society Newsletter, Volume 8,
Number 3, pp. 13,16, September 1997.
 E. Friedman, "ED Rochester Chapter," IEEE Electron Devices Society
Newsletter, Vol. 3, No. 1, pp. 1112, January 1996. Also, "Chapter
Report Electron Device Society  Progress Report for 1995," The
Rochester Engineer, p. 12, March 1996.
 E. Friedman and B. Sheu, "VSA Technical Committee," IEEE Circuits and
Systems Society Newsletter, Volume 6, Number 3, p. 7, September 1995.
Dissertation
E. G. Friedman,
Performance Limitations in Synchronous Digital Systems,
University of California, Irvine, California, June 1989. Abstract published
in Dissertations Abstracts International, Volume 50, Number 7, pp.
3067B, January 1990.
Dissertation,
Advisor: Professor James H. Mulligan, Jr.
Articles
 A. Kaplun and E. G. Friedman, "
Six Unpublished Nabataean Drachms: Filling some Gaps," Online
Zeitschrift zur Antiken Numismatik (OZeAN), Volume 5, pp. 1  7, 2023.
Book Reviews
 E. G. Friedman,"
Book review of Coinage of the Nabataeans,
R. Barkay, Qedem 58, The Institute of Archaeology: The Hebrew University
of Jerusalem, 2019, Volume 20, Issue 2, pp. 60  62, American Numismatic
Society Magazine, 2021.